# MOSFET - N-Channel, POWERTRENCH®, Ultra Thin, 1.5 V **20 V, 9.5 A, 23 m** $\Omega$ #### FDMA410NZT #### Description This Single N-Channel MOSFET has been designed using **onsemi**'s advanced Power Trench process to optimize the $R_{DS(on)}$ @ $V_{GS} = 1.5 \text{ V}$ on special MicroFET leadframe. This design is similar to the FDMA410NZ, however it features our new advanced 0.55 mm max 2 x 2 MLP package technology. #### **Features** - 0.55 mm max package height MicroFET 2 x 2 mm Package - Max $R_{DS(on)} = 23 \text{ m}\Omega$ at $V_{GS} = 4.5 \text{ V}$ , $I_D = 9.5 \text{ A}$ - Max $R_{DS(on)} = 29 \text{ m}\Omega$ at $V_{GS} = 2.5 \text{ V}$ , $I_D = 8.0 \text{ A}$ - Max $R_{DS(on)} = 36 \text{ m}\Omega$ at $V_{GS} = 1.8 \text{ V}$ , $I_D = 4.0 \text{ A}$ - Max $R_{DS(on)} = 60 \text{ m}\Omega$ at $V_{GS} = 1.5 \text{ V}$ , $I_D = 2.0 \text{ A}$ - HBM ESD protection level > 1.5 kV (Note 3) - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### **Typical Applications** - Li-lon Battery Pack - · Baseband Switch - Load Switch - DC-DC Conversion - Mobile Device Switching | V <sub>DS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D MAX</sub> | | |-----------------|-------------------------|--------------------|--| | 20 V | 23 mΩ @ 4.5 V | 9.5 A | | #### **Ultra Thin N-Channel** UDFN6 2.05x2,05 0.65P (MicroFET) CASE 517DT #### **MARKING DIAGRAM** &Z = Assembly Plant Code &2 = Numeric Date Code &K = Lot Code 410T = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. #### MAXIMUM RATINGS (T<sub>A</sub> = 25°C, Unless otherwise specified) | Symbol | Parameter | Ratings | Unit | |-----------------------------------|----------------------------------------------------|-------------|------| | V <sub>DS</sub> | Drain to Source Voltage | 20 | V | | $V_{GS}$ | Gate to Source Voltage | ±8 | V | | I <sub>D</sub> | -Continuous, T <sub>A</sub> = 25°C (Note 1a) | 9.5 | Α | | | -Pulsed (Note 4) | 63 | | | $P_{D}$ | Power Dissipation, T <sub>A</sub> = 25°C (Note 1a) | 2.4 | W | | | Power Dissipation, T <sub>A</sub> = 25°C (Note 1b) | 0.9 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | -55 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL CHARACTERISTICS | Symbol | Parameter | Ratings | Unit | |----------------|---------------------------------------------------|---------|------| | $R_{ hetaJA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 52 | °C/W | | $R_{\thetaJA}$ | Thermal Resistance, Junction to Ambient (Note 1b) | 145 | | #### PACKAGE MARKING AND ORDERING INFORMATION | Device Marking | Device | Package | Shipping (Qty / Packing) <sup>†</sup> | Pin 1<br>Orientation | | |----------------|-----------------|--------------|---------------------------------------|----------------------|--| | 410T | FDMA410NZT | MicroFET 2x2 | 3000 / Tape & Reel | Top left | | | 410T | FDMA410NZT-F130 | MicroFET 2x2 | 3000 / Tape & Reel | Top right | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}\text{C}$ unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-------| | OFF CHARA | CTERISTICS | | | | | | | BV <sub>DSS</sub> Drain to Source Breakdown Voltage | | $I_D = 250 \mu A, V_{GS} = 0 V$ | 20 | - | _ | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C | - | 15 | - | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V | - | _ | 1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 8 \text{ V}, V_{DS} = 0 \text{ V}$ | - | - | ±10 | μΑ | | ON CHARAC | CTERISTICS | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 0.4 | 0.8 | 1.0 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, referenced to 25°C | - | -3 | - | mV/°C | | R <sub>DS(on)</sub> | Static Drain to Source On Resistance | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 9.5 A | _ | 14 | 23 | mΩ | | | | $V_{GS} = 2.5 \text{ V}, I_D = 8.0 \text{ A}$ | - | 18 | 29 | | | | | V <sub>GS</sub> = 1.8 V, I <sub>D</sub> = 4.0 A | _ | 25 | 36 | | | | | V <sub>GS</sub> = 1.5 V, I <sub>D</sub> = 2.0 A | - | 35 | 60 | | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 9.5 A, T <sub>J</sub> = 125°C | - | 21 | 32 | | | 9 <sub>FS</sub> | Forward Transconductance | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 9.5 A | - | 36 | _ | S | #### **ELECTRICAL CHARACTERISTICS** (T<sub>1</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|------|------| | YNAMIC C | HARACTERISTICS | | | | | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1 MHz | - | 935 | 1310 | pF | | C <sub>oss</sub> | Output Capacitance | | - | 122 | 170 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | - | 84 | 118 | pF | | R <sub>g</sub> | Gate Resistance | f = 1 MHz | 0.1 | 1.4 | 3.0 | Ω | | WITCHING | CHARACTERISTICS | | | | | | | t <sub>d(on)</sub> | Turn-on Delay Time | $V_{DD} = 10 \text{ V}, I_D = 9.5 \text{ A}, V_{GS} = 4.5 \text{ V},$ | - | 8.5 | 17 | ns | | t <sub>r</sub> | Rise Time | $R_{GEN} = 6 \Omega$ | - | 3.0 | 10 | | | t <sub>d(off)</sub> | Turn-off Delay Time | | - | 27 | 44 | | | t <sub>f</sub> | Fall Time | | - | 3.3 | 10 | | | $Q_g$ | Total Gate Charge | V <sub>GS</sub> = 4.5 V, V <sub>DD</sub> = 10 V, I <sub>D</sub> = 9.5 A | - | 10 | 14 | nC | | $Q_{gs}$ | Gate to Source Charge | | - | 1.2 | _ | | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | 7 | - | 2.0 | _ | | | RAIN-SOL | JRCE DIODE CHARACTERISTICS | | | | | | | Is | Maximum Continuous Drain-Source Diode Forward Current | | - | _ | 2.0 | Α | | $V_{SD}$ | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 2) | - | 0.7 | 1.2 | V | | t <sub>rr</sub> | Reverse Recovery Time | I <sub>F</sub> = 9.5 A, di/dt = 100 A/μs | - | 16 | 30 | ns | | $Q_{rr}$ | Reverse Recovery Charge | 1 | _ | 4.5 | 10 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. $R_{\theta JA}$ is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 $\times$ 1.5 in. board of FR-4 material. $R_{\text{\tiny BJA}}$ is determined by the user's board design. a) 52°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. b) 145°C/W when mounted on a minimum pad of 2 oz copper. - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. - 3. The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied. - 4. Pulsed Id please refer to Figure 11 SOA curve for more details. #### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On Region Characteristics Figure 3. Normalized On Resistance vs. Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 4. On-Resistance vs. Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs. Source Current #### TYPICAL CHARACTERISTICS (continued) Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs. Drain to Source Voltage Figure 10. Gate Leakage Current vs. Gate to Source Voltage Figure 12. Single Pulse Maximum Power Dissipation #### TYPICAL CHARACTERISTICS (continued) Figure 13. Junction-to-Case Transient Thermal Response Curve POWERTRENCH is registered trademark and MicroFET is a trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. ## **UDFN6 2.05x2.05, 0.65P**CASE 517DT ISSUE O **DATE 31 OCT 2016** #### RECOMMENDED LAND PATTERN OPT 1 #### **RECOMMENDED LAND PATTERN OPT 2** #### NOTES: - A. PACKAGE DOES NOT CONFORM TO ANY JEDEC STANDARD. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009. - D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN. | | | 98AON13698G | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |--|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | | DESCRIPTION: | UDFN6 2.05x2.05, 0.65P | | PAGE 1 OF 1 | | onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales