# FAMILY OF NANOPOWER PUSH-PULL OUTPUT COMPARATORS # **FEATURES** - Qualified for Automotive Applications - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Low Supply Current . . . 560 nA/Per Channel - Input Common-Mode Range Exceeds the Rails . . . −0.1 V to V<sub>CC</sub> + 5 V - Supply Voltage Range . . . 2.7 V to 16 V - Reverse Battery Protection Up to 18 V - Push-Pull CMOS Output Stage - Specified Temperature Range - 40°C to 125°C Automotive Grade - Ultrasmall Packaging - 5-Pin SOT-23 (TLV3701) - Universal Op-Amp EVM (Reference SLOU060 for more information) # **APPLICATIONS** - Low Power Automotive Electronics - Security Detection Systems #### DESCRIPTION The TLV370x is Texas Instruments' first family of nanopower comparators with only 560 nA per channel supply current, which make this device ideal for low power applications. **SUPPLY CURRENT** #### high side voltage sense circuit Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # **DESCRIPTION** (continued) The TLV370x has a minimum operating supply voltage of 2.7 V over the extended automotive temperature range $(T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C})$ , while having an input common-mode range of -0.1 to $V_{CC} + 5$ V. The low supply current makes it an ideal choice for low power applications where quiescent current is the primary concern. Reverse battery protection guards the amplifier from an over-current condition due to improper battery installation. For harsh environments, the inputs can be taken 5 V above the positive supply rail without damage to the device. Devices are available in SOIC with the singles in the small SOT-23 package. Other package options may be made available upon request. #### A SELECTION OF OUTPUT COMPARATORS† | DEVICE | V <sub>CC</sub><br>(V) | V <sub>IO</sub><br>(μV) | I <sub>CC</sub> /Ch<br>(μA) | I <sub>IB</sub> (pA) | t <sub>PLH</sub><br>(μs) | t <sub>PHL</sub><br>(μs) | t <sub>f</sub><br>(μs) | t <sub>r</sub><br>(μs) | RAIL-TO-<br>RAIL | OUTPUT<br>STAGE | |------------|------------------------|-------------------------|-----------------------------|----------------------|--------------------------|--------------------------|------------------------|------------------------|------------------|-----------------| | TLV370x | 2.5 – 16 | 250 | 0.56 | 80 | 56 | 83 | 22 | 8 | | PP | | TLV340x | 2.5 – 16 | 250 | 0.47 | 80 | 55 | 30 | 5 | - | I | OD | | TLC3702/4 | 3 – 16 | 1200 | 9 | 5 | 1.1 | 0.65 | 0.5 | 0.125 | ı | PP | | TLC393/339 | 3 – 16 | 1400 | 11 | 5 | 1.1 | 0.55 | 0.22 | _ | 1 | OD | | TLC372/4 | 3 – 16 | 1000 | 75 | 5 | 0.65 | 0.65 | _ | _ | - | OD | <sup>&</sup>lt;sup>†</sup> All specifications are typical values measured at 5 V. #### TLV3701 AVAILABLE OPTIONS† | | ,, | PAC | CKAGED DEVICES‡ | | |----------------|--------------------------------|---------------------------------|-----------------|--------| | T <sub>A</sub> | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE SOT-23 (D) (DBV)¶ | | SYMBOL | | -40°C to 125°C | 5000 μV | TLV3701QDRQ1§ | TLV3701QDBVRQ1 | VBCQ | <sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com. #### **TLV3702 AVAILABLE OPTIONS** | | | PACKAGED DEVIC | ES | |----------------|--------------------------------|----------------------|--------| | TA | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE<br>(D) | SYMBOL | | -40°C to 125°C | 5000 μV | TLV3702QDRQ1 | 3702Q1 | #### **TLV3704 AVAILABLE OPTIONS** | | V | PACKAGED DEVICES | |----------------|--------------------------------|---------------------------| | T <sub>A</sub> | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE<br>(D) | | -40°C to 125°C | 5000 μV | TLV3704QDRQ1 <sup>†</sup> | <sup>†</sup> Product Preview 2 <sup>&</sup>lt;sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging. <sup>§</sup> Product Preview <sup>¶</sup> This package is only available taped and reeled with standard quantities of 3000 pieces per reel. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | | |-------------------------------------------------------------------|--------------------------------| | Differential input voltage, V <sub>ID</sub> | ±20 V | | Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | 0.3 V to V <sub>CC</sub> + 5 V | | Input current range, I <sub>1</sub> | ±10 mA | | Output current range, I <sub>O</sub> | ±10 mA | | Continuous total power dissipation | . See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> : Q suffix | –40°C to 125°C | | Maximum junction temperature, T <sub>.1</sub> | 150°C | | Maximum junious temperature, 1, 111111111111111111111111111111111 | | | Storage temperature range, T <sub>stq</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values, except differential voltages, are with respect to GND. 2. Input voltage range is limited to 20 V max or $V_{CC}$ + 5 V, whichever is smaller. #### **DISSIPATION RATING TABLE** | PACKAGE | <sup>θ</sup> Jc | <sup>θ</sup> JA<br>(°C/W) | $T_A \le 25^{\circ}C$ POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|-----------------|---------------------------|------------------------------------|----------------------------------------| | D (8) | 38.3 | 176 | 710 mW | 142 mW | | D (14) | 26.9 | 122.6 | 1022 mW | 204.4 mW | | DBV (5) | 55 | 324.1 | 385 mW | 77.1 mW | # recommended operating conditions | | | MIN | MAX | UNIT | |---------------------------------------------------|---------------|-------|--------------------|------| | Supply voltage, V <sub>CC</sub> | Single supply | 2.7 | 16 | ., | | | Split supply | ±1.35 | ±8 | V | | Common-mode input voltage range, V <sub>ICR</sub> | | -0.1 | V <sub>CC</sub> +5 | V | | Operating free-air temperature, T <sub>A</sub> | Q-suffix | -40 | 125 | °C | # electrical characteristics at specified operating free-air temperature, $V_{CC}$ = 2.7 V, 5 V, 15 V (unless otherwise noted) # dc performance | | PARAMETER | TEST C | CONDITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------|-----------------------------------------|-------------------|------------------|-----|------|------|-------| | V | | | | 25°C | | 250 | 5000 | V | | $V_{IO}$ | Input offset voltage | $V_{IC} = V_{CC}/2$ , | $R_S = 50 \Omega$ | Full range | | | 7000 | μV | | $\alpha_{\text{VIO}}$ | Offset voltage drift | | | 25°C | | 3 | | μV/°C | | | | V 04007V | B 500 | 25°C | 55 | 72 | | | | | | $V_{IC} = 0 \text{ to } 2.7 \text{ V},$ | $R_S = 50 \Omega$ | Full range | 50 | | | | | OMBB | O | V 01.5V | B 500 | 25°C | 60 | 76 | | -10 | | CMRR | Common-mode rejection ratio | $V_{IC} = 0 \text{ to } 5 \text{ V},$ | $R_S = 50 \Omega$ | Full range | 55 | | | dB | | | | ., | B 500 | 25°C | 65 | 88 | | | | | | $V_{IC} = 0 \text{ to } 15 \text{ V},$ | $R_S = 50 \Omega$ | Full range | 60 | | | | | A <sub>VD</sub> | Large-signal differential voltage amplification | | | 25°C | | 1000 | | V/mV | <sup>†</sup> Full range is –40°C to 125°C for Q suffix. # input/output characteristics | | PARAMETER | TE | ST CONDITIONS | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------|-----------------------|--------------------------------------------------|------------------|--------------------------|---------------------------|------|------| | | land offer a compart | | | 25°C | | 20 | 100 | A | | I <sub>IO</sub> | Input offset current | V V 10 | D 500 | Full range | | | 1000 | рA | | | Innerthing arrest | $V_{IC} = V_{CC}/2,$ | $V_{IC} = V_{CC}/2$ , $R_S = 50 \Omega$ | 25°C | | 80 | 250 | 4 | | I <sub>IB</sub> | Input bias current | | | Full range | | | 2000 | рA | | r <sub>i(d)</sub> | Differential input resistance | | | 25°C | | 300 | | МΩ | | | | $V_{IC} = V_{CC}/2,$ | $I_{OH} = 2 \mu A$ , $V_{ID} = 1 V$ | 25°C | | V <sub>CC</sub> -<br>0.08 | | | | V <sub>OH</sub> | High-level output voltage | | | 25°C | V <sub>CC</sub> -<br>320 | | | mV | | | | $V_{IC} = V_{CC}/2,$ | $I_{OH} = -50 \mu\text{A}, V_{ID} = 1 \text{V}$ | Full range | V <sub>CC</sub> -<br>450 | | | | | | | $V_{IC} = V_{CC}/2$ , | $I_{OH} = 2 \mu A$ , $V_{ID} = -1 V$ | 25°C | | 8 | | | | $V_{OL}$ | Low-level output voltage | V V /2 | $I_{OH} = 50 \mu\text{A}, V_{ID} = -1 \text{V}$ | 25°C | | 80 | 200 | mV | | | | $v_{IC} = v_{CC/2}$ | $IOH = 50 \mu A$ , $VID = -1 V$ | Full range | | | 300 | | <sup>†</sup> Full range is –40°C to 125°C for Q suffix. # electrical characteristics at specified operating free-air temperature, $V_{CC}$ = 2.7 V, 5 V, 15 V (unless otherwise noted) (continued) # power supply | PARAMETER | | TEST CONDITIONS | | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | | | | |-----------|------------------------------|-------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|---------------------------------|------------|----|--|--| | | O | Output state high | | 25°C | | 560 | 800 | 4 | | | | | ICC | Supply current (per channel) | | | Full range | | | 1200 | nA | | | | | | | $V_{IC} = V_{CC}/2 V,$ $V_{CC} = 2$ | V 07V+c5V | 25°C | 75 | 100 | | | | | | | PSRR | Dower comply rejection ratio | | $V_{IC} = V_{CC}/2 V$ , | $V_{IC} = V_{CC}/2 V$ , | $V_{IC} = V_{CC}/2 V$ , | $V_{IC} = V_{CC}/2 V$ , | $V_{CC} = 2.7 \text{ V to 5 V}$ | Full range | 70 | | | | PSRR | No load | V - 5 V to 15 V | 25°C | 85 | 105 | | uБ | | | | | | | | V <sub>CC</sub> = 5 V to 15 V | | Full range | 80 | | | | | | | <sup>&</sup>lt;sup>†</sup> Full range is -40°C to 125°C for Q suffix. # switching characteristics at recommended operating conditions, $V_{CC}$ = 2.7 V, 5 V, 15 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------|-----|-----|------------------|------| | | | | Overdrive = 2 mV | | 240 | | | | t <sub>(PLH)</sub> | output (see Note 3) | f = 1 kHz, | Overdrive = 10 mV | | 64 | 150 <sup>†</sup> | | | | | $V_{STEP} = 100 \text{ mV},$ | Overdrive = 50 mV | | 36 | | | | | | $C_L = 10 \text{ pF},$<br>$V_{CC} = 2.7 \text{ V},$<br>$V_{IC} = V_{CC}/2$ | Overdrive = 2 mV | | 167 | | μs | | t <sub>(PHL)</sub> | Propagation response time, high-to-low-level output (see Note 3) | | Overdrive = 10 mV | | 67 | 150 <sup>†</sup> | | | | output (see Note 3) | | Overdrive = 50 mV | | 37 | | | | t <sub>r</sub> | Rise time | $C_L = 10 \text{ pF}, V_{CC} = 2.7 \text{ V}$ | | | 7 | | μs | | t <sub>f</sub> | Fall time | $C_L = 10 \text{ pF}, V_{CC} = 2$ | .7 V | | 9 | | μs | NOTE 3: The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V. Propagation responses are longer at higher supply voltages, refer to Figures 11–16 for further details. #### **TYPICAL CHARACTERISTICS** # **Table of Graphs** | | | | FIGURE | |----------|----------------------------------------------------------------|------------------------------|------------| | | Input bias/offset current | vs Free-air temperature | 1 | | $V_{OL}$ | Low-level output voltage | vs Low-level output current | 2, 4, 6 | | $V_{OH}$ | High-level output voltage | vs High-level output current | 3, 5, 7 | | | Complex accompany | vs Supply voltage | 8 | | ICC | Supply current | vs Free-air temperature | 9 | | | Output fall time/rise time | vs Supply voltage | 10 | | | Low-to-high level output response for various input overdrives | | 11, 13, 15 | | | High-to-low level output response for various input overdrives | | 12, 14, 16 | <sup>&</sup>lt;sup>†</sup> This limit applies to the TLV3701-Q1 only. #### TYPICAL CHARACTERISTICS Figure 1 Figure 2 Figure 3 LOW-LEVEL OUTPUT VOLTAGE vs HIGH-LEVEL OUTPUT VOLTAGE vs **LOW-LEVEL OUTPUT CURRENT** $V_{CC} = 15 \text{ V}$ $V_{ID} = -1 \text{ V}$ 13.5 12 VoL - Low-Level Output Voltage T<sub>A</sub> = 125°C 10.5 $T_A = 70^{\circ}C$ T<sub>A</sub> = 25°C 7.5 4.5 = 0°C 1.5 6 8 I<sub>OL</sub> - Low-Level Output Current - mA **SUPPLY CURRENT** vs SUPPLY VOLTAGE 800 $T_{\Lambda} = 125^{\circ}C$ 700 ď $T_A = 70^{\circ}C$ 600 -Supply Current/Ch $T_A = 25^{\circ}C$ 500 $T_A = 0^{\circ}C$ 400 $T_A = -40^{\circ}C$ 300 ဗ္ဗ 200 $V_{\text{ID}} = -1 \text{ V}$ 100 14 6 8 10 12 O V<sub>CC</sub> - Supply Voltage - V Figure 8 Figure 6 Figure 7 #### **TYPICAL CHARACTERISTICS** # **SUPPLY CURRENT** Figure 9 #### **LOW-TO-HIGH OUTPUT RESPONSE** FOR VARIOUS INPUT OVERDRIVES Figure 11 #### LOW-TO-HIGH LEVEL OUTPUT RESPONSE #### **OUTPUT RISE/FALL TIME** Figure 10 # **HIGH-TO-LOW LEVEL OUTPUT RESPONSE** Figure 12 # HIGH-TO-LOW LEVEL OUTPUT RESPONSE # TYPICAL CHARACTERISTICS # LOW-TO-HIGH LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES V<sub>O</sub> - Output Voltage 14 12 10 50 mV 2 mV 10 mV # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TLV3701QDBVRG4Q1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | VBCQ | Samples | | TLV3701QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | VBCQ | Samples | | TLV3702QDRG4Q1 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 3702Q1 | Samples | | TLV3702QDRQ1 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 3702Q1 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV3701-Q1, TLV3702-Q1: ● Catalog: TLV3701, TLV3702 ● Enhanced Product: TLV3701-EP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Enhanced Product Supports Defense, Aerospace and Medical Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV3701QDBVRG4Q1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV3701QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 9.0 | 3.15 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV3702QDRG4Q1 | SOIC | D | 8 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV3702QDRQ1 | SOIC | D | 8 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV3701QDBVRG4Q1 | SOT-23 | DBV | 5 | 3000 | 182.0 | 182.0 | 20.0 | | TLV3701QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 182.0 | 182.0 | 20.0 | | TLV3702QDRG4Q1 | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | | TLV3702QDRQ1 | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated