# IMPORTANT NOTICE Dear customer, As from June 1<sup>st</sup>, 2007 NXP Semiconductors has acquired the LH7xxx ARM Microcontrollers from Sharp Microelectronics. The following changes are applicable to the attached data sheet. In data sheets where the previous Sharp or Sharp Corporation references remain, please use the new links as shown below. For www.sharpsma.com use www.nxp.com/microcontrollers for indicated sales addresses use <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> (email) The copyright notice at the bottom of each page (or elsewhere in the document, depending on the version) - Copyright © (year) by SHARP Corporation. #### is replaced with: - © NXP B.V. (year). All rights reserved. If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or phone (details via <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>). Thank you for your cooperation and understanding, In addition to that the Annex A (attached hereto) is added to the document. **NXP Semiconductors** # **Product data sheet** # LH75401/LH75411 System-on-Chip ### **DESCRIPTION** The NXP BlueStreak LH75401/LH75411 family consists of two low-cost 16/32-bit System-on-Chip (SoC) devices. - LH75401 contains the superset of features. - LH75411 similar to LH75401, without CAN 2.0B. #### **COMMON FEATURES** - · Highly Integrated System-on-Chip - ARM7TDMI-S™ Core - High Performance (84 MHz CPU Speed) - Internal PLL Driven or External Clock Driven - Crystal Oscillator/Internal PLL Can Operate with Input Frequency Range of 14 MHz to 20 MHz - 32 kB On-chip SRAM - 16 kB Tightly Coupled Memory (TCM) SRAM - 16 kB Internal SRAM - · Clock and Power Management - Low Power Modes: Standby, Sleep, Stop - Eight Channel, 10-bit Analog-to-Digital Converter - Integrated Touch Screen Controller - Serial interfaces - Two 16C550-type UARTs supporting baud rates up to 921,600 baud (requires crystal frequency of 14.756 MHz). - One 82510-type UART supporting baud rates up to 3,225,600 baud (requires a system clock of 70 MHz). - · Synchronous Serial Port - Motorola SPI™ - National Semiconductor Microwire™ - Texas Instruments SSI - Real-Time Clock (RTC) - Three Counter/Timers - Capture/Compare/PWM Compatibility - Watchdog Timer (WDT) - · Low-Voltage Detector - · JTAG Debug Interface and Boundary Scan - Single 3.3 V Supply - 5 V Tolerant Digital I/O - XTALIN and XTAL32IN inputs are 1.8 V $\pm$ 10 % - 144-pin LQFP Package - -40°C to +85°C Operating Temperature # **Unique Features of the LH75401** - Color and Grayscale Liquid Crystal Display (LCD) Controller - 12-bit (4,096) Direct Mode Color, up to VGA - 8-bit (256) Direct or Palettized Color, up to SVGA - 4-bit (16) Direct Mode Color/Grayscale, up to XGA - 12-bit Video Bus - Supports STN, TFT, HR-TFT, and AD-TFT Displays. - CAN Controller that supports CAN version 2.0B. # **Unique Features of the LH75411** - Color and Grayscale LCD Controller (LCDC) - 12-bit (4,096) Direct Mode Color, up to VGA - 8-bit (256) Direct or Palettized Color, up to SVGA - 4-bit (16) Direct Mode Color/Grayscale, up to XGA - 12-bit Video Bus - Supports STN, TFT, HR-TFT, and AD-TFT Displays. Product data sheet 1 # **ORDERING INFORMATION** Table 1. Ordering information | Type number | | Version | | | | |-----------------|---------|-------------------------------------------------------------------------|----------|--|--| | Type number | Name | ame Description | | | | | LH75401N0Q100C0 | LQFP144 | plastic low profile quad flat package; 144 leads; body 20 x 20 x 1.4 mm | SOT486-1 | | | | LH75411N0Q100C0 | LQFP144 | plastic low profile quad flat package; 144 leads; body 20 x 20 x 1.4 mm | SOT486-1 | | | ### **LH75401 BLOCK DIAGRAM** Figure 1. LH75401 Block Diagram # **LH75411 BLOCK DIAGRAM** Figure 2. LH75411 Block Diagram # **PIN CONFIGURATION** Figure 3. LH75401/LH75411 pin configuration # **LH75401 Numerical Pin Listing** Table 2. LH75401 Numerical Pin List | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 1 | PA7 | D15 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 2 | PA6 | D14 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 3 | VDD | | | Power | None | | | | | 4 | PA5 | D13 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 5 | PA4 | D12 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 6 | PA3 | D11 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 7 | PA2 | D10 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 8 | VSS | | | Ground | None | | | | | 9 | PA1 | D9 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 10 | PA0 | D8 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 11 | VDDC | | | Power | None | | | | | 12 | D7 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 13 | D6 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 14 | VSSC | | | Ground | None | | | | | 15 | D5 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 16 | D4 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 17 | VDD | | | Power | None | | | | | 18 | D3 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 19 | D2 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 20 | D1 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 21 | D0 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 22 | nWE | | | | 8 mA | Output | HIGH | 3 | | 23 | nOE | | | | 8 mA | Output | HIGH | 3 | | 24 | PB5 | nWAIT | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 25 | PB4 | nBLE1 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 26 | VSS | | | Ground | None | | | | | 27 | PB3 | nBLE0 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 28 | PB2 | nCS3 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 29 | PB1 | nCS2 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 30 | PB0 | nCS1 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 31 | nCS0 | | | | 8 mA | Output | Pull-up | 3 | | 32 | PC7 | A23 | | | 8 mA | Bidirectional | Pull-down | 1 | | 33 | PC6 | A22 | | | 8 mA | Bidirectional | Pull-down | 1 | | 34 | VDD | | | Power | None | | | | | 35 | PC5 | A21 | | | 8 mA | Bidirectional | Pull-down | 1 | | 36 | PC4 | A20 | | | 8 mA | Bidirectional | Pull-down | 1 | | 37 | PC3 | A19 | | | 8 mA | Bidirectional | Pull-down | 1 | | 38 | PC2 | A18 | | | 8 mA | Bidirectional | Pull-down | 1 | Table 2. LH75401 Numerical Pin List (Cont'd) | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 39 | PC1 | A17 | | | 8 mA | Bidirectional | Pull-down | 1 | | 40 | PC0 | A16 | | | 8 mA | Bidirectional | Pull-down | 1 | | 41 | VSS | | | Ground | None | | | | | 42 | VDD | | | Power | None | | | | | 43 | A15 | | | | 8 mA | Output | LOW | | | 44 | A14 | | | | 8 mA | Output | LOW | | | 45 | A13 | | | | 8 mA | Output | LOW | | | 46 | A12 | | | | 8 mA | Output | LOW | | | 47 | A11 | | | | 8 mA | Output | LOW | | | 48 | VSS | | | Ground | None | | | | | 49 | A10 | | | | 8 mA | Output | LOW | | | 50 | A9 | | | | 8 mA | Output | LOW | | | 51 | A8 | | | | 8 mA | Output | LOW | | | 52 | A7 | | | | 8 mA | Output | LOW | | | 53 | A6 | | | | 8 mA | Output | LOW | | | 54 | VDD | | | Power | None | | | | | 55 | A5 | | | | 8 mA | Output | LOW | | | 56 | A4 | | | | 8 mA | Output | LOW | | | 57 | А3 | | | | 8 mA | Output | LOW | | | 58 | A2 | | | | 8 mA | Output | LOW | | | 59 | VSS | | | Ground | None | | | | | 60 | A1 | | | | 8 mA | Output | LOW | | | 61 | A0 | | | | 8 mA | Output | LOW | | | 62 | nRESETIN | | | | None | Input | Pull-up | 2, 3 | | 63 | TEST2 | | | | None | Input | Pull-up | 2 | | 64 | TEST1 | | | | None | Input | Pull-up | 2 | | 65 | TMS | | | | None | Input | Pull-up | 2 | | 66 | RTCK | | | | 8 mA | Output | | | | 67 | TCK | | | | None | Input | | | | 68 | TDI | | | | None | Input | Pull-up | 2 | | 69 | TDO | | | | 4 mA | Output | | | | 70 | LINREGEN | | | | None | Input | | 5 | | 71 | nRESETOUT | | | | 8 mA | Output | | 3 | | 72 | PD6 | INT6 | DREQ | | 6 mA | Bidirectional | Pull-down | 1 | | 73 | PD5 | INT5 | DACK | | 6 mA | Bidirectional | | 1, 2 | | 74 | PD4 | INT4 | UARTRX1 | | 8 mA | Bidirectional | Pull-up | 1 | | 75 | VDDC | | | Power | None | | | | | 76 | PD3 | INT3 | UARTTX1 | | 8 mA | Bidirectional | Pull-up | 1 | | 77 | PD2 | INT2 | | | 2 mA | Bidirectional | Pull-up | 1 | | 78 | PD1 | INT1 | | | 6 mA | Bidirectional | | 1, 2 | | 79 | PD0 | INT0 | | | 2 mA | Bidirectional | | 1 | | 80 | VSSC | | | Ground | None | | | | Table 2. LH75401 Numerical Pin List (Cont'd) | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 81 | nPOR | | | | None | Input | Pull-up | 2, 3 | | 82 | XTAL32IN | | | | None | Input | | 4 | | 83 | XTAL32OUT | | | | None | Output | | | | 84 | VSSA_PLL | | | Ground | None | | | | | 85 | VDDA_PLL | | | Power | None | | | | | 86 | XTALIN | | | | None | Input | | 4 | | 87 | XTALOUT | | | | None | Output | | | | 88 | VSSA_ADC | | | Ground | None | | | | | 89 | AN3 (LR/Y-) | PJ7 | | | None | Input | | | | 90 | AN4 (Wiper) | PJ6 | | | None | Input | | | | 91 | AN9 | PJ5 | | | None | Input | | | | 92 | AN2 (LL/Y+) | PJ4 | | | None | Input | | | | 93 | AN8 | PJ3 | | | None | Input | | | | 94 | AN1 (UR/X-) | PJ2 | | | None | Input | | | | 95 | AN6 | PJ1 | | | None | Input | | | | 96 | AN0 (UL/X+) | PJ0 | | | None | Input | | | | 97 | VDDA_ADC | | | Power | None | | | | | 98 | VDD | | | Power | None | | | | | 99 | PE7 | SSPFRM | | | 4 mA | Bidirectional | Pull-up | 1 | | 100 | PE6 | SSPCLK | | | 4 mA | Bidirectional | Pull-down | 1 | | 101 | PE5 | SSPRX | | | 4 mA | Bidirectional | Pull-up | 1 | | 102 | PE4 | SSPTX | | | 4 mA | Bidirectional | Pull-down | 1 | | 103 | PE3 | CANTX | UARTTX0 | | 8 mA | Bidirectional | Pull-up | 1 | | 104 | PE2 | CANRX | UARTRX0 | | 2 mA | Bidirectional | Pull-up | 1 | | 105 | PE1 | UARTTX2 | | | 4 mA | Bidirectional | Pull-up | 1 | | 106 | VSS | | | Ground | None | | | | | 107 | PE0 | UARTRX2 | | | 4 mA | Bidirectional | Pull-up | 1 | | 108 | PF6 | CTCAP2B | CTCMP2B | | 4 mA | Bidirectional | | 2 | | 109 | PF5 | CTCAP2A | CTCMP2A | | 4 mA | Bidirectional | | | | 110 | PF4 | CTCAP1B | CACMP1B | | 4 mA | Bidirectional | | 2 | | 111 | PF3 | CTCAP1A | CTCMP1A | | 4 mA | Bidirectional | | | | 112 | VDD | | | Power | None | | | | | 113 | PF2 | CTCAP0E | | | 4 mA | Bidirectional | | 2 | | 114 | PF1 | CTCAP0D | | | 4 mA | Bidirectional | | | | 115 | PF0 | CTCAP0C | | | 4 mA | Bidirectional | | 2 | | 116 | PG7 | CTCAP0B | СТСМР0В | | 4 mA | Bidirectional | | | | 117 | PG6 | CTCAP0A | CTCMP0A | | 4 mA | Bidirectional | | 2 | | 118 | PG5 | CTCLK | - | | 4 mA | Bidirectional | | | | 119 | VSS | _ | | Ground | None | | | | | 120 | PG4 | LCDVEEEN | LCDMOD | | 8 mA | Bidirectional | | | | 121 | PG3 | LCDVDDEN | | | 8 mA | Bidirectional | | | | 122 | PG2 | LCDDSPLEN | LCDREV | | 8 mA | Bidirectional | | | Table 2. LH75401 Numerical Pin List (Cont'd) | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 123 | PG1 | LCDCLS | | | 8 mA | Bidirectional | | | | 124 | PG0 | LCDPS | | | 8 mA | Bidirectional | | | | 125 | PH7 | LCDDCLK | | | 8 mA | Bidirectional | | | | 126 | VDD | | | Power | None | | | | | 127 | VSS | | | Ground | None | | | | | 128 | PH6 | LCDLP | LCDHRLP | | 8 mA | Bidirectional | | | | 129 | PH5 | LCDFP | LCDSPS | | 8 mA | Bidirectional | | | | 130 | PH4 | LCDEN | LCDSPL | | 8 mA | Bidirectional | | | | 131 | PH3 | LCDVD11 | | | 8 mA | Bidirectional | | | | 132 | PH2 | LCDVD10 | | | 8 mA | Bidirectional | | | | 133 | PH1 | LCDVD9 | | | 8 mA | Bidirectional | | | | 134 | VDD | | | Power | None | | | | | 135 | PH0 | LCDVD8 | | | 8 mA | Bidirectional | | | | 136 | PI7 | LCDVD7 | | | 8 mA | Bidirectional | | | | 137 | PI6 | LCDVD6 | | | 8 mA | Bidirectional | | | | 138 | PI5 | LCDVD5 | | | 8 mA | Bidirectional | | | | 139 | PI4 | LCDVD4 | | | 8 mA | Bidirectional | | | | 140 | VSS | | | Ground | None | | | | | 141 | PI3 | LCDVD3 | | | 8 mA | Bidirectional | | | | 142 | PI2 | LCDVD2 | | | 8 mA | Bidirectional | | | | 143 | PI1 | LCDVD1 | | | 8 mA | Bidirectional | | | | 144 | PI0 | LCDVD0 | | | 8 mA | Bidirectional | | | #### NOTES: - 1. Signal is selectable as pull-up, pull-down, or no pull-up/pull-down via the I/O Configuration peripheral. - 2. CMOS Schmitt trigger input. - 3. Signals preceded with 'n' are active LOW. - 4. Crystal Oscillator Inputs should be driven to 1.8 V ±10 % (MAX.) - 5. LINREGEN activation requires a 0 $\Omega$ pull-up to VDD. # **LH75401 Signal Descriptions** Table 3. LH75401 Signal Descriptions | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | | | | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|------------------------------------------------|-------|--|--|--| | | | | MEMORY INTERFACE (MI) | | | | | | 1<br>2<br>4<br>5<br>6<br>7<br>9<br>10<br>12<br>13<br>15<br>16<br>18<br>19<br>20<br>21 | D[15:0] | Input/Output | Data Input/Output Signals | 1 | | | | | 22 | nWE | Output | Static Memory Controller Write Enable | 2 | | | | | 23 | nOE | Output | Static Memory Controller Output Enable | 2 | | | | | 24 | nWAIT | Input | Static Memory Controller External Wait Control | 1, 2 | | | | | 25 | nBLE1 | Output | Static Memory Controller Byte Lane Strobe | 1, 2 | | | | | 27 | nBLE0 | Output | Static Memory Controller Byte Lane Strobe | 1, 2 | | | | | 28 | nCS3 | Output | Static Memory Controller Chip Select | 1, 2 | | | | | 29 | nCS2 | Output | Static Memory Controller Chip Select | 1, 2 | | | | | 30 | nCS1 | Output | Static Memory Controller Chip Select | 1, 2 | | | | | 31 | nCS0 | Output | Static Memory Controller Chip Select | 2 | | | | | 32<br>33<br>35<br>36<br>37<br>38<br>39<br>40<br>43<br>44<br>45<br>46<br>47<br>49<br>50<br>51<br>52<br>53<br>55<br>56<br>57<br>58<br>60<br>61 | A[23:0] | Output | Address Signals | 1 | | | | | 70 | DMA CONTROLLER (DMAC) | | | | | | | | 72 | DACK | Input | DMA Advantage | 1 | | | | | 73 | DACK | Output | DMA Acknowledge | 1 | | | | Table 3. LH75401 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | | | | | |--------------------------------------------------------------------|---------------------------------------------------|--------|--------------------------------------------------------------------------|-------|--|--|--|--| | | <u>'</u> | | COLOR LCD CONTROLLER (CLCDC) | | | | | | | 120 | LCDMOD | Output | Signal Used by the Row Driver (AD-TFT, HR-TFT only) | 1 | | | | | | 120 | LCDVEEEN | Output | Analog Supply Enable (AC Bias SIgnal) | 1 | | | | | | 121 | LCDVDDEN | Output | Digital Supply Enable | 1 | | | | | | 122 | LCDDSPLEN | Output | LCD Panel Power Enable | 1 | | | | | | 122 | LCDREV | Output | Reverse Signal (AD-TFT, HR-TFT only) | 1 | | | | | | 123 | LCDCLS | Output | Clock to the Row Drivers (AD-TFT, HR-TFT only) | 1 | | | | | | 124 | LCDPS | Output | Power Save (AD-TFT, HR-TFT only) | 1 | | | | | | 125 | LCDDCLK | Output | LCD Panel Clock | 1 | | | | | | 128 | LCDLP | Output | Line Synchronization Pulse (STN), Horizontal Synchronization Pulse (TFT) | 1 | | | | | | 128 | LCDHRLP | Output | Latch Pulse (AD-TFT, HR-TFT only) | 1 | | | | | | 129 | LCDFP | Output | Frame Pulse (STN), Vertical Synchronization Pulse (TFT) | 1 | | | | | | 129 | LCDSPS | Output | Row Driver Counter Reset Signal (AD-TFT, HR-TFT only) | 1 | | | | | | 130 | LCDEN | Output | LCD Data Enable | 1 | | | | | | 130 | LCDSPL | Output | Start Pulse Left (AD-TFT, HR-TFT only) | 1 | | | | | | 132<br>133<br>135<br>136<br>137<br>138<br>139<br>141<br>142<br>143 | LCDVD[11:0] | Output | LCD Panel Data bus | 1 | | | | | | | | | SYNCHRONOUS SERIAL PORT (SSP) | ı | | | | | | 99 | SSPFRM | Output | SSP Serial Frame | 1 | | | | | | 100 | SSPCLK | Output | SSP Clock | 1 | | | | | | 101 | SSPRX | Input | SSP RXD | 1 | | | | | | 102 | SSPTX | Output | SSP TXD | 1 | | | | | | | T | | UARTO (U0) | T | | | | | | 103 | UARTTX0 | Output | UART0 Transmitted Serial Data Output | 1 | | | | | | 104 | UARTRX0 | Input | UART0 Received Serial Data Input | 1 | | | | | | | <del>, , , , , , , , , , , , , , , , , , , </del> | | UART1 (U1) | 1 | | | | | | 74 | UARTRX1 | Input | UART1 Received Serial Data Input | 1 | | | | | | 76 | UARTTX1 | Output | UART1 Transmitted Serial Data Output | 1 | | | | | | | T | | UART2 (U2) | T - | | | | | | 105 | UARTTX2 | Output | UART2 Transmitted Serial Data Output | 1 | | | | | | 107 | UARTRX2 | Input | UART2 Received Serial Data Input | 1 | | | | | | | CONTROLLER AREA NETWORK (CAN) | | | | | | | | | 103 | CANTX | Output | CAN Transmitted Serial Data Output | 1 | | | | | | 104 | CANRX | Input | CAN Received Serial Data Input | 1 | | | | | 11 Table 3. LH75401 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | |----------------------------------------------|-------------------------------------------------------------------------|--------------|--------------------------------------|-------| | | | Α | NALOG-TO-DIGITAL CONVERTER (ADC) | | | 89<br>90<br>91<br>92<br>93<br>94<br>95<br>96 | AN3 (LR/Y-) AN4 (Wiper) AN9 AN2 (LL/Y+) AN8 AN1 (UR/X-) AN6 AN0 (UL/X+) | Input | ADC Inputs | 1 | | | • | 1 | TIMER 0 | | | 117<br>116<br>115<br>114<br>113 | CTCAP0[A:E] | Input | Timer 0 Capture Inputs | 1 | | 117<br>116 | CTCMP0[A:B] | Output | Timer 0 Compare Outputs | 1 | | 118 | CTCLK | Input | Common External Clock | 1 | | | | | TIMER 1 | | | 111<br>110 | CTCAP1[A:B] | Input | Timer 1 Capture Inputs | 1 | | 111<br>110 | CTCMP1[A:B] | Output | Timer 1 Compare Outputs | 1 | | 118 | CTCLK | Input | Common External Clock | 1 | | | | | TIMER 2 | | | 109<br>108 | CTCAP2[A:B] | Input | Timer 2 Capture Inputs | 1 | | 109<br>108 | CTCMP2[A:B] | Input | Timer 2 Compare Outputs | 1 | | 118 | CTCLK | Input | Common External Clock | 1 | | | 1 | GE | NERAL PURPOSE INPUT/OUTPUT (GPIO) | ı | | 1<br>2<br>4<br>5<br>6<br>7<br>9 | PA7<br>PA6<br>PA5<br>PA4<br>PA3<br>PA2<br>PA1<br>PA0 | Input/Output | General Purpose I/O Signals - Port A | 1 | | 24<br>25<br>27<br>28<br>29<br>30 | PB5<br>PB4<br>PB3<br>PB2<br>PB1<br>PB0 | Input/Output | General Purpose I/O Signals - Port B | 1 | | 32<br>33<br>35<br>36<br>37<br>38<br>39<br>40 | PC7<br>PC6<br>PC5<br>PC4<br>PC3<br>PC2<br>PC1<br>PC0 | Input/Output | General Purpose I/O Signals - Port C | 1 | Table 3. LH75401 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | |------------------------------------------------------|------------------------------------------------------|--------------|--------------------------------------|-------| | 72<br>73<br>74<br>76<br>77<br>78<br>79 | PD6<br>PD5<br>PD4<br>PD3<br>PD2<br>PD1<br>PD0 | Input/Output | General Purpose I/O Signals - Port D | 1 | | 89<br>90<br>91<br>92<br>93<br>94<br>95<br>96 | PJ7<br>PJ6<br>PJ5<br>PJ4<br>PJ3<br>PJ2<br>PJ1<br>PJ0 | Input | General Purpose I/O Signals - Port J | 1 | | 99<br>100<br>101<br>102<br>103<br>104<br>105<br>107 | PE7<br>PE6<br>PE5<br>PE4<br>PE3<br>PE2<br>PE1<br>PE0 | Input/Output | General Purpose I/O Signals - Port E | 1 | | 108<br>109<br>110<br>111<br>113<br>114<br>115 | PF6<br>PF5<br>PF4<br>PF3<br>PF2<br>PF1<br>PF0 | Input/Output | General Purpose I/O Signals - Port F | 1 | | 116<br>117<br>118<br>120<br>121<br>122<br>123<br>124 | PG7<br>PG6<br>PG5<br>PG4<br>PG3<br>PG2<br>PG1<br>PG0 | Input/Output | General Purpose I/O Signals - Port G | 1 | | 125<br>128<br>129<br>130<br>131<br>132<br>133<br>135 | PH7<br>PH6<br>PH5<br>PH4<br>PH3<br>PH2<br>PH1<br>PH0 | Input/Output | General Purpose I/O Signals - Port H | 1 | | 136<br>137<br>138<br>139<br>141<br>142<br>143<br>144 | PI7<br>PI6<br>PI5<br>PI4<br>PI3<br>PI2<br>PI1<br>PI0 | | General Purpose I/O Signals - Port I | 1 | | | T | | , CLOCK, AND POWER CONTROLLER (RCPC) | Г | | 62 | nRESETIN | Input | User Reset Input | 2 | | 71 | nRESETOUT | Output | System Reset Output | 2 | | 72 | INT6 | Input | External Interrupt Input 6 | 1 | Table 3. LH75401 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | | | | | | |-------------------------------------------------------|-------------|--------|-----------------------------------------------------------------------|-------|--|--|--|--|--| | 73 | INT5 | Input | External Interrupt Input 5 | 1 | | | | | | | 74 | INT4 | Input | External Interrupt Input 4 | 1 | | | | | | | 76 | INT3 | Input | External Interrupt Input 3 | 1 | | | | | | | 77 | INT2 | Input | External Interrupt Input 2 | 1 | | | | | | | 78 | INT1 | Input | External Interrupt Input 1 | 1 | | | | | | | 79 | INT0 | Input | External Interrupt Input 0 | 1 | | | | | | | 81 | nPOR | Input | Power-on Reset Input | 2 | | | | | | | 82 | XTAL32IN | Input | 32.768 kHz Crystal Clock Input | | | | | | | | 83 | XTAL32OUT | Output | 32.768 kHz Crystal Clock Output | | | | | | | | 86 | XTALIN | Input | Crystal Clock Input | | | | | | | | 87 | XTALOUT | Output | Crystal Clock Output | | | | | | | | TEST INTERFACE | | | | | | | | | | | 63 | TEST2 | Input | Test Mode Pin 2 | | | | | | | | 64 | TEST1 | Input | Test Mode Pin 1 | | | | | | | | 65 | TMS | Input | JTAG Test Mode Select Input | | | | | | | | 66 | RTCK | Output | Returned JTAG Test Clock Output | | | | | | | | 67 | TCK | Input | JTAG Test Clock Input | | | | | | | | 68 | TDI | Input | JTAG Test Serial Data Input | | | | | | | | 69 | TDO | Output | JTAG Test Data Serial Output | | | | | | | | | | | POWER AND GROUND (GND) | | | | | | | | 3<br>17<br>34<br>42<br>54<br>98<br>112<br>126<br>134 | VDD | Power | I/O Ring VDD | | | | | | | | 8<br>26<br>41<br>48<br>59<br>106<br>119<br>127<br>140 | VSS | Power | I/O Ring VSS | | | | | | | | 11<br>75 | VDDC | Power | Core VDD supply (Output if Linear Regulator Enabled, Otherwise Input) | | | | | | | | 14<br>80 | VSSC | Power | Core VSS | | | | | | | | 70 | LINREGEN | Input | Linear Regulator Enable | | | | | | | | 84 | VSSA_PLL | Power | PLL Analog VSS | | | | | | | | 85 | VDDA_PLL | Power | PLL Analog VDD Supply | | | | | | | | 88 | VSSA_ADC | Power | A-to-D converter Analog VSS | | | | | | | | 97 | VDDA_ADC | Power | A-to-D converter Analog VDD Supply | | | | | | | - These pin numbers have multiplexed functions. Signals preceded with 'n' are active LOW. # **LH75411 Numerical Pin Listing** Table 4. LH75411 Numerical Pin List | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 1 | PA7 | D15 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 2 | PA6 | D14 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 3 | VDD | | | Power | None | | | | | 4 | PA5 | D13 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 5 | PA4 | D12 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 6 | PA3 | D11 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 7 | PA2 | D10 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 8 | VSS | | | Ground | None | | | | | 9 | PA1 | D9 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 10 | PA0 | D8 | | I/O | 8 mA | Bidirectional | Pull-up | 1 | | 11 | VDDC | | | Power | None | | | | | 12 | D7 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 13 | D6 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 14 | VSSC | | | Ground | None | | | | | 15 | D5 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 16 | D4 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 17 | VDD | | | Power | None | | | | | 18 | D3 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 19 | D2 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 20 | D1 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 21 | D0 | | | I/O | 8 mA | Bidirectional | Pull-up | | | 22 | nWE | | | | 8 mA | Output | HIGH | 3 | | 23 | nOE | | | | 8 mA | Output | HIGH | 3 | | 24 | PB5 | nWAIT | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 25 | PB4 | nBLE1 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 26 | VSS | | | Ground | None | | | | | 27 | PB3 | nBLE0 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 28 | PB2 | nCS3 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 29 | PB1 | nCS2 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 30 | PB0 | nCS1 | | | 8 mA | Bidirectional | Pull-up | 1, 3 | | 31 | nCS0 | | | | 8 mA | Output | Pull-up | 3 | | 32 | PC7 | A23 | | | 8 mA | Bidirectional | Pull-down | 1 | | 33 | PC6 | A22 | | | 8 mA | Bidirectional | Pull-down | 1 | | 34 | VDD | | | Power | None | | | | | 35 | PC5 | A21 | | | 8 mA | Bidirectional | Pull-down | 1 | | 36 | PC4 | A20 | | | 8 mA | Bidirectional | Pull-down | 1 | | 37 | PC3 | A19 | | | 8 mA | Bidirectional | Pull-down | 1 | | 38 | PC2 | A18 | | | 8 mA | Bidirectional | Pull-down | 1 | | 39 | PC1 | A17 | | | 8 mA | Bidirectional | Pull-down | 1 | | 40 | PC0 | A16 | | | 8 mA | Bidirectional | Pull-down | 1 | | 41 | VSS | | | Ground | None | | | | Table 4. LH75411 Numerical Pin List (Cont'd) | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 42 | VDD | | | Power | None | | | | | 43 | A15 | | | | 8 mA | Output | LOW | | | 44 | A14 | | | | 8 mA | Output | LOW | | | 45 | A13 | | | | 8 mA | Output | LOW | | | 46 | A12 | | | | 8 mA | Output | LOW | | | 47 | A11 | | | | 8 mA | Output | LOW | | | 48 | VSS | | | Ground | None | | | | | 49 | A10 | | | | 8 mA | Output | LOW | | | 50 | A9 | | | | 8 mA | Output | LOW | | | 51 | A8 | | | | 8 mA | Output | LOW | | | 52 | A7 | | | | 8 mA | Output | LOW | | | 53 | A6 | | | | 8 mA | Output | LOW | | | 54 | VDD | | | Power | None | | | | | 55 | A5 | | | | 8 mA | Output | LOW | | | 56 | A4 | | | | 8 mA | Output | LOW | | | 57 | A3 | | | | 8 mA | Output | LOW | | | 58 | A2 | | | | 8 mA | Output | LOW | | | 59 | VSS | | | Ground | None | | | | | 60 | A1 | | | | 8 mA | Output | LOW | | | 61 | A0 | | | | 8 mA | Output | LOW | | | 62 | nRESETIN | | | | None | Input | Pull-up | 2, 3 | | 63 | TEST2 | | | | None | Input | Pull-up | 2 | | 64 | TEST1 | | | | None | Input | Pull-up | 2 | | 65 | TMS | | | | None | Input | Pull-up | 2 | | 66 | RTCK | | | | 8 mA | Output | | | | 67 | TCK | | | | None | Input | | | | 68 | TDI | | | | None | Input | Pull-up | 2 | | 69 | TDO | | | | 4 mA | Output | | | | 70 | LINREGEN | | | | None | Input | | 5 | | 71 | nRESETOUT | | | | 8 mA | Output | | 3 | | 72 | PD6 | INT6 | DREQ | | 6 mA | Bidirectional | Pull-down | 1 | | 73 | PD5 | INT5 | DACK | | 6 mA | Bidirectional | | 1, 2 | | 74 | PD4 | INT4 | UARTRX1 | | 8 mA | Bidirectional | Pull-up | 1 | | 75 | VDDC | | | Power | None | | | | | 76 | PD3 | INT3 | UARTTX1 | | 8 mA | Bidirectional | Pull-up | 1 | | 77 | PD2 | INT2 | | | 2 mA | Bidirectional | Pull-up | 1 | | 78 | PD1 | INT1 | | | 6 mA | Bidirectional | | 1, 2 | | 79 | PD0 | INT0 | | | 2 mA | Bidirectional | | 1 | | 80 | VSSC | | | Ground | None | | | | | 81 | nPOR | | | | None | Input | Pull-up | 2, 3 | | 82 | XTAL32IN | | | | None | Input | | 4 | | 83 | XTAL32OUT | | | | None | Output | | | Table 4. LH75411 Numerical Pin List (Cont'd) | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 84 | VSSA_PLL | | | Ground | None | | | | | 85 | VDDA_PLL | | | Power | None | | | | | 86 | XTALIN | | | | None | Input | | 4 | | 87 | XTALOUT | | | | None | Output | | | | 88 | VSSA_ADC | | | Ground | None | | | | | 89 | AN3 (LR/Y-) | PJ7 | | | None | Input | | | | 90 | AN4 (Wiper) | PJ6 | | | None | Input | | | | 91 | AN9 | PJ5 | | | None | Input | | | | 92 | AN2 (LL/Y+) | PJ4 | | | None | Input | | | | 93 | AN8 | PJ3 | | | None | Input | | | | 94 | AN1 (UR/X-) | PJ2 | | | None | Input | | | | 95 | AN6 | PJ1 | | | None | Input | | | | 96 | AN0 (UL/X+) | PJ0 | | | None | Input | | | | 97 | VDDA_ADC | | | Power | None | | | | | 98 | VDD | | | Power | None | | | | | 99 | PE7 | SSPFRM | | | 4 mA | Bidirectional | Pull-up | 1 | | 100 | PE6 | SSPCLK | | | 4 mA | Bidirectional | Pull-down | 1 | | 101 | PE5 | SSPRX | | | 4 mA | Bidirectional | Pull-up | 1 | | 102 | PE4 | SSPTX | | | 4 mA | Bidirectional | Pull-down | 1 | | 103 | PE3 | UARTTX0 | | | 8 mA | Bidirectional | Pull-up | 1 | | 104 | PE2 | UARTRX0 | | | 2 mA | Bidirectional | Pull-up | 1 | | 105 | PE1 | UARTTX2 | | | 4 mA | Bidirectional | Pull-up | 1 | | 106 | VSS | | | Ground | None | | | | | 107 | PE0 | UARTRX2 | | | 4 mA | Bidirectional | Pull-up | 1 | | 108 | PF6 | CTCAP2B | CTCMP2B | | 4 mA | Bidirectional | | 2 | | 109 | PF5 | CTCAP2A | CTCMP2A | | 4 mA | Bidirectional | | | | 110 | PF4 | CTCAP1B | CACMP1B | | 4 mA | Bidirectional | | 2 | | 111 | PF3 | CTCAP1A | CTCMP1A | | 4 mA | Bidirectional | | | | 112 | VDD | | | Power | None | | | | | 113 | PF2 | CTCAP0E | | | 4 mA | Bidirectional | | 2 | | 114 | PF1 | CTCAP0D | | | 4 mA | Bidirectional | | | | 115 | PF0 | CTCAP0C | | | 4 mA | Bidirectional | | 2 | | 116 | PG7 | CTCAP0B | CTCMP0B | | 4 mA | Bidirectional | | | | 117 | PG6 | CTCAP0A | CTCMP0A | | 4 mA | Bidirectional | | 2 | | 118 | PG5 | CTCLK | | | 4 mA | Bidirectional | | | | 119 | VSS | | | Ground | None | | | | | 120 | PG4 | LCDVEEEN | LCDMOD | | 8 mA | Bidirectional | | | | 121 | PG3 | LCDVDDEN | | | 8 mA | Bidirectional | | | | 122 | PG2 | LCDDSPLEN | LCDREV | | 8 mA | Bidirectional | | | | 123 | PG1 | LCDCLS | | | 8 mA | Bidirectional | | | | 124 | PG0 | LCDPS | | | 8 mA | Bidirectional | | | | 125 | PH7 | LCDDCLK | | | 8 mA | Bidirectional | | | Table 4. LH75411 Numerical Pin List (Cont'd) | PIN<br>NO. | FUNCTION<br>AT RESET | FUNCTION 2 | FUNCTION 3 | FUNCTION<br>TYPE | OUTPUT<br>DRIVE | BUFFER<br>TYPE | BEHAVIOR DURING<br>RESET | NOTES | |------------|----------------------|------------|------------|------------------|-----------------|----------------|--------------------------|-------| | 126 | VDD | | | Power | None | | | | | 127 | VSS | | | Ground | None | | | | | 128 | PH6 | LCDLP | LCDHRLP | | 8 mA | Bidirectional | | | | 129 | PH5 | LCDFP | LCDSPS | | 8 mA | Bidirectional | | | | 130 | PH4 | LCDEN | LCDSPL | | 8 mA | Bidirectional | | | | 131 | PH3 | LCDVD11 | | | 8 mA | Bidirectional | | | | 132 | PH2 | LCDVD10 | | | 8 mA | Bidirectional | | | | 133 | PH1 | LCDVD9 | | | 8 mA | Bidirectional | | | | 134 | VDD | | | Power | None | | | | | 135 | PH0 | LCDVD8 | | | 8 mA | Bidirectional | | | | 136 | PI7 | LCDVD7 | | | 8 mA | Bidirectional | | | | 137 | PI6 | LCDVD6 | | | 8 mA | Bidirectional | | | | 138 | PI5 | LCDVD5 | | | 8 mA | Bidirectional | | | | 139 | PI4 | LCDVD4 | | | 8 mA | Bidirectional | | | | 140 | VSS | | | Ground | None | | | | | 141 | PI3 | LCDVD3 | | | 8 mA | Bidirectional | | | | 142 | PI2 | LCDVD2 | | | 8 mA | Bidirectional | | | | 143 | PI1 | LCDVD1 | | | 8 mA | Bidirectional | | | | 144 | PI0 | LCDVD0 | | | 8 mA | Bidirectional | | | ### NOTES: - 1. Signal is selectable as pull-up, pull-down, or no pull-up/pull-down via the I/O Configuration peripheral. - 2. CMOS Schmitt trigger input. - 3. Signals preceded with 'n' are active LOW. - 4. Crystal Oscillator Inputs should be driven to 1.8 V ±10 % (MAX.) - 5. LINREGEN activation requires a 0 $\Omega$ pull-up to VDD. # **LH75411 Signal Descriptions** Table 5. LH75411 Signal Descriptions | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|------------------------------------------------|-------|--| | | • | • | MEMORY INTERFACE (MI) | | | | 1<br>2<br>4<br>5<br>6<br>7<br>9<br>10<br>12<br>13<br>15<br>16<br>18<br>19<br>20<br>21 | D[15:0] | Input/Output | Data Input/Output Signals | 1 | | | 22 | nWE | Output | Static Memory Controller Write Enable | 2 | | | 23 | nOE | Output | Static Memory Controller Output Enable | 2 | | | 24 | nWAIT | Input | Static Memory Controller External Wait Control | 1, 2 | | | 25 | nBLE1 | Output | Static Memory Controller Byte Lane Strobe | 1, 2 | | | 27 | nBLE0 | Output | Static Memory Controller Byte Lane Strobe | 1, 2 | | | 28 | nCS3 | Output | Static Memory Controller Chip Select | 1, 2 | | | 29 | nCS2 | Output | Static Memory Controller Chip Select | 1, 2 | | | 30 | nCS1 | Output | Static Memory Controller Chip Select | 1, 2 | | | 31 | nCS0 | Output | Static Memory Controller Chip Select | 2 | | | 32<br>33<br>35<br>36<br>37<br>38<br>39<br>40<br>43<br>44<br>45<br>46<br>47<br>49<br>50<br>51<br>52<br>53<br>55<br>56<br>57<br>58<br>60<br>61 | A[23:0] | Output | Address Signals | 1 | | | | DMA CONTROLLER (DMAC) | | | | | | 72 | DREQ | Input | DMA Request | 1 | | | 73 | DACK | Output | DMA Acknowledge | 1 | | Table 5. LH75411 Signal Descriptions (Cont'd) | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | | |-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | <u> </u> | | COLOR LCD CONTROLLER (CLCDC) | | | | LCDMOD | Output | Signal Used by the Row Driver (AD-TFT, HR-TFT only) | 1 | | | LCDVEEEN | Output | Analog Supply Enable (AC Bias SIgnal) | 1 | | | LCDVDDEN | Output | Digital Supply Enable | 1 | | | LCDDSPLEN | Output | LCD Panel Power Enable | 1 | | | LCDREV | Output | Reverse Signal (AD-TFT, HR-TFT only) | 1 | | | LCDCLS | Output | Clock to the Row Drivers (AD-TFT, HR-TFT only) | 1 | | | LCDPS | Output | Power Save (AD-TFT, HR-TFT only) | 1 | | | LCDDCLK | Output | LCD Panel Clock | 1 | | | LCDLP | Output | Line Synchronization Pulse (STN), Horizontal Synchronization Pulse (TFT) | 1 | | | LCDHRLP | Output | Latch Pulse (AD-TFT, HR-TFT only) | 1 | | | LCDFP | Output | Frame Pulse (STN), Vertical Synchronization Pulse (TFT) | 1 | | | LCDSPS | Output | Row Driver Counter Reset Signal (AD-TFT, HR-TFT only) | 1 | | | LCDEN | Output | LCD Data Enable | 1 | | | LCDSPL | Output | Start Pulse Left (AD-TFT, HR-TFT only) | 1 | | | LCDVD[11:0] | Output | LCD Panel Data bus | 1 | | | <u>l</u> | | SYNCHRONOUS SERIAL PORT (SSP) | | | | SSPFRM | Output | SSP Serial Frame | 1 | | | SSPCLK | Output | SSP Clock | 1 | | | SSPRX | Input | SSP RXD | 1 | | | SSPTX | Output | SSP TXD | 1 | | | | | UARTO (U0) | | | | UARTRX0 | Input | UART0 Received Serial Data Input | 1 | | | UARTTX0 | Output | UART0 Transmitted Serial Data Output | 1 | | | | | UART1 (U1) | 1 | | | UARTRX1 | Input | UART1 Received Serial Data Input | 1 | | | UARTTX1 | Output | UART1 Transmitted Serial Data Output | 1 | | | 76 UARTTX1 Output UART1 Transmitted Serial Data Output 1 UART2 (U2) | | | | | | UARTTX2 | Output | UART2 Transmitted Serial Data Output | 1 | | | UARTRX2 | Input | UART2 Received Serial Data Input | 1 | | | | Α | NALOG-TO-DIGITAL CONVERTER (ADC) | | | | AN3 (LR/Y-) AN4 (Wiper) AN9 AN2 (LL/Y+) AN8 AN1 (UR/X-) AN6 AN0 (UL/X+) | Input | ADC Inputs | 1 | | | | LCDMOD LCDVEEEN LCDVDDEN LCDDSPLEN LCDREV LCDCLS LCDPS LCDDCLK LCDLP LCDHRLP LCDFP LCDSPS LCDEN LCDSPL LCDSPL LCDSPL LCDSPL LCDSPL SSPFRM SSPCLK SSPTX UARTTX0 UARTTX1 UARTTX1 UARTTX2 UARTTX2 UARTTX2 AN3 (LR/Y-) AN9 AN2 (LL/Y+) AN8 AN1 (UR/X-) AN6 | LCDMOD Output LCDVEEEN Output LCDVDDEN Output LCDDSPLEN Output LCDREV Output LCDCLS Output LCDPS Output LCDDCLK Output LCDLP Output LCDHRLP Output LCDSPS Output LCDSPS Output LCDSPS Output LCDSPS Output LCDSPS Output LCDSPL Output LCDSPL Output LCDSPL Output LCDSPL Output LCDSPL Output UCDSPL Output SSPCLK Output SSPCLK Output SSPTX Output UARTTX0 Input UARTTX1 Input UARTTX1 Input UARTTX1 Output UARTTX2 Output UARTTX2 Input IUARTX3 Input UARTTX4 Input UARTTX4 Input UARTTX5 Input UARTX7 Input UARTX7 Input UARTX8 Input UARTX9 Input UARTX1 Input UARTX1 Input UARTX1 Input UARTX1 Input UARTX2 Input IUARTX2 Input III III III III III III III III III I | COLOR LCD CONTROLLER (CLCDC) LCDMOD Output Signal Used by the Row Driver (AD-TFT, HR-TFT only) LCDVEEN Output Digital Supply Enable (AC Bias Signal) LCDVDEN Output Digital Supply Enable LCDDSPLEN Output LCD Panel Power Enable LCDREV Output Reverse Signal (AD-TFT, HR-TFT only) LCDCLS Output Reverse Signal (AD-TFT, HR-TFT only) LCDCLS Output Reverse Signal (AD-TFT, HR-TFT only) LCDCLS Output Power Save (AD-TFT, HR-TFT only) LCDDCLK Output LCD Panel Clock LCDLP Output Line Synchronization Pulse (STN), Horizontal Synchronization Pulse (TFT) LCDHRUP Output Latch Pulse (AD-TFT, HR-TFT only) LCDFP Output Frame Pulse (STN), Vertical Synchronization Pulse (TFT) LCDSPS Output Row Driver Counter Reset Signal (AD-TFT, HR-TFT only) LCDSPS Output Row Driver Counter Reset Signal (AD-TFT, HR-TFT only) LCDSPL Output Start Pulse Left (AD-TFT, HR-TFT only) LCDSPL Output LCD Data Enable LCDSPL Output SSP Serial Frame SSPCLK Output SSP Clock SSPFX Input SSP RXD SSPTX Input SSP RXD SSPTX Output UARTO Received Serial Data Input UARTTX0 UARTO Transmitted Serial Data Input UARTTX1 UART1 Received Serial Data Output UARTTX1 Input UART1 Received Serial Data Output UARTTX1 Output UART2 Transmitted Serial Data Output UARTTX2 Output UART2 Transmitted Serial Data Output UARTTX2 Input UART2 Transmitted Serial Data Output UARTTX2 Input UART2 Transmitted Serial Data Input UARTTX2 Output UART2 Transmitted Serial Data Output UARTTX2 Input UART2 Transmitted Serial Data Output UARTTX2 Input UART2 Transmitted Serial Data Output UARTTX2 Input UART2 Received Serial Data Input ANALOG-TO-DIGITAL CONVERTER (ADC) | | Table 5. LH75411 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | | | |----------------------------------------------|------------------------------------------------------|--------------|--------------------------------------|-------|--|--| | | | | TIMER 0 | | | | | 117<br>116<br>115<br>114<br>113 | CTCAP0[A:E] | Input | Timer 0 Capture Inputs | 1 | | | | 117<br>116 | CTCMP0[A:B] | Output | Timer 0 Compare Outputs | 1 | | | | 118 | CTCLK | Input | Common External Clock | 1 | | | | | TIMER 1 | | | | | | | 111<br>110 | CTCAP1[A:B] | Input | Timer 1 Capture Inputs | 1 | | | | 111<br>110 | CTCMP1[A:B] | Output | Timer 1 Compare Outputs | 1 | | | | 118 | CTCLK | Input | Common External Clock | 1 | | | | | | | TIMER 2 | | | | | 109<br>108 | CTCAP2[A:B] | Input | Timer 2 Capture Inputs | 1 | | | | 109<br>108 | CTCMP2[A:B] | Input | Timer 2 Compare Outputs | 1 | | | | 118 | CTCLK | Input | Common External Clock | 1 | | | | | T | GE | NERAL PURPOSE INPUT/OUTPUT (GPIO) | | | | | 1<br>2<br>4<br>5<br>6<br>7<br>9 | PA7<br>PA6<br>PA5<br>PA4<br>PA3<br>PA2<br>PA1<br>PA0 | Input/Output | General Purpose I/O Signals - Port A | 1 | | | | 24<br>25<br>27<br>28<br>29<br>30 | PB5<br>PB4<br>PB3<br>PB2<br>PB1<br>PB0 | Input/Output | General Purpose I/O Signals - Port B | 1 | | | | 32<br>33<br>35<br>36<br>37<br>38<br>39<br>40 | PC7<br>PC6<br>PC5<br>PC4<br>PC3<br>PC2<br>PC1<br>PC0 | Input/Output | General Purpose I/O Signals - Port C | 1 | | | | 72<br>73<br>74<br>76<br>77<br>78<br>79 | PD6<br>PD5<br>PD4<br>PD3<br>PD2<br>PD1<br>PD0 | Input/Output | General Purpose I/O Signals - Port D | 1 | | | 21 Table 5. LH75411 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | |------------------------------------------------------|------------------------------------------------------|----------------|-------------------------------------------------------|-------| | 89<br>90<br>91<br>92<br>93<br>94<br>95<br>96 | PJ7<br>PJ6<br>PJ5<br>PJ4<br>PJ3<br>PJ2<br>PJ1<br>PJ0 | Input | General Purpose I/O Signals - Port J | 1 | | 99<br>100<br>101<br>102<br>103<br>104<br>105<br>107 | PE7<br>PE6<br>PE5<br>PE4<br>PE3<br>PE2<br>PE1<br>PE0 | Input/Output | General Purpose I/O Signals - Port E | 1 | | 108<br>109<br>110<br>111<br>113<br>114<br>115 | PF6<br>PF5<br>PF4<br>PF3<br>PF2<br>PF1<br>PF0 | Input/Output | General Purpose I/O Signals - Port F | 1 | | 116<br>117<br>118<br>120<br>121<br>122<br>123<br>124 | PG7<br>PG6<br>PG5<br>PG4<br>PG3<br>PG2<br>PG1<br>PG0 | Input/Output | General Purpose I/O Signals - Port G | 1 | | 125<br>128<br>129<br>130<br>131<br>132<br>133<br>135 | PH7<br>PH6<br>PH5<br>PH4<br>PH3<br>PH2<br>PH1<br>PH0 | Input/Output | General Purpose I/O Signals - Port H | 1 | | 136<br>137<br>138<br>139<br>141<br>142<br>143<br>144 | PI7<br>PI6<br>PI5<br>PI4<br>PI3<br>PI2<br>PI1<br>PI0 | Input/Output | General Purpose I/O Signals - Port I | 1 | | | | RESET | , CLOCK, AND POWER CONTROLLER (RCPC) | | | 62 | nRESETIN | Input | User Reset Input | 2 | | 71 | nRESETOUT | Output | System Reset Output | 2 | | 72 | INT6 | Input | External Interrupt Input 6 | 1 | | 73 | INT5 | Input | External Interrupt Input 5 | 1 | | 74<br>76 | INT4<br>INT3 | Input<br>Input | External Interrupt Input 4 External Interrupt Input 3 | 1 | | 77 | INT2 | Input | External Interrupt Input 2 | 1 | | 78 | INT1 | Input | External Interrupt Input 1 | 1 | | 79 | INT0 | Input | External Interrupt Input 0 | 1 | Table 5. LH75411 Signal Descriptions (Cont'd) | PIN NO. | SIGNAL NAME | TYPE | DESCRIPTION | NOTES | |-------------------------------------------------------|----------------|--------|-----------------------------------------------------------------------|-------| | 81 | nPOR | Input | Power-on Reset Input | 2 | | 82 | XTAL32IN | Input | 32.768 kHz Crystal Clock Input | | | 83 | XTAL32OUT | Output | 32.768 kHz Crystal Clock Output | | | 86 | XTALIN | Input | Crystal Clock Input | | | 87 | XTALOUT | Output | Crystal Clock Output | | | | TEST INTERFACE | | | | | 63 | TEST2 | Input | Test Mode Pin 2 | | | 64 | TEST1 | Input | Test Mode Pin 1 | | | 65 | TMS | Input | JTAG Test Mode Select Input | | | 66 | RTCK | Output | Returned JTAG Test Clock Output | | | 67 | TCK | Input | JTAG Test Clock Input | | | 68 | TDI | Input | JTAG Test Serial Data Input | | | 69 | TDO | Output | JTAG Test Data Serial Output | | | | | | POWER AND GROUND (GND) | | | 3<br>17<br>34<br>42<br>54<br>98<br>112<br>126<br>134 | VDD | Power | I/O Ring VDD | | | 8<br>26<br>41<br>48<br>59<br>106<br>119<br>127<br>140 | VSS | Power | I/O Ring VSS | | | 11<br>75 | VDDC | Power | Core VDD supply (Output if Linear Regulator Enabled, Otherwise Input) | | | 14<br>80 | VSSC | Power | Core VSS | | | 70 | LINREGEN | Input | Linear Regulator Enable | | | 84 | VSSA_PLL | Power | PLL Analog VSS | | | 85 | VDDA_PLL | Power | PLL Analog VDD Supply | | | 88 | VSSA_ADC | Power | A-to-D converter Analog VSS | | | 97 | VDDA_ADC | Power | A-to-D converter Analog VDD Supply | | # NOTES: - These pin numbers have multiplexed functions. Signals preceded with 'n' are active LOW. Figure 4. LH75401 System Application Example # FUNCTIONAL OVERVIEW ARM7TDMI-S Processor The LH75401/LH75411 microcontrollers feature the ARM7TDMI-S core with an Advanced High-Performance Bus (AHB) 2.0 interface. The ARM7TDMI-S is a 16/32-bit embedded RISC processor and a member of the ARM7 Thumb family of processors. For more information, visit the ARM Web site at www.arm.com. #### **Bus Architecture** The LH75401/LH75411 microcontrollers use the ARM Advanced Microcontroller Bus Architecture (AMBA) 2.0 internal bus protocol. Three AHB masters control access to external memory and on-chip peripherals: - The ARM processor fetches instructions and transfers data - The Direct Memory Access Controller (DMAC) transfers from memory to memory, from peripheral to memory, and from memory to peripheral - The LCDC refreshes an LCD panel with data from the external memory or from internal memory if the frame buffer is 16 kB or less. The ARM7TDMI-S processor is the default bus master. An Advanced Peripheral Bus (APB) bridge is provided to access to the various APB peripherals. Generally, APB peripherals are serviced by the ARM core. However, if they are DMA-enabled, they are also serviced by the DMAC to increase system performance while the ARM core runs from local internal memory. # **Power Supplies** Five-Volt-tolerant 3.3 V I/Os are employed. The LH75401/LH75411 microcontrollers require a single 3.3 V supply. The core logic requires 1.8 V, supplied by an on-chip linear regulator. Core logic power may also be supplied externally to achieve higher system speeds. See the Electrical Specifications. #### **Clock Sources** The LH75401/LH75411 microcontrollers may use two crystal oscillators, or an externally supplied clock. There are two clock trees: - One clock tree drives an internal Phase Lock Loop (PLL) and the three UARTs. It supports a crystal oscillator frequency range from 14 MHz to 20 MHz. - The other is a 32.768 kHz oscillator that generates a 1 Hz clock for the RTC. (Use of the 32.768 kHz crystal for the Real Time Clock is optional. If not using the crystal, tie XTAL32IN to VSS and allow XTAL32OUT to float.) The 14-to-20 MHz crystal oscillator drives the UART clocks, so an oscillator frequency of 14.7456 MHz is recommended to achieve modem baud rates. The PLL may be bypassed and an external clock supplied at XTALIN; the SoC will operate to DC with the PLL disabled. When doing so, allow XTALOUT to float. The input clock with the PLL bypassed will be twice the desired system operating frequency, and care must be taken not to exceed the maximum input clock voltage. Maximum values for system speeds and input voltages are given in the Electrical Specifications. #### **Reset Generation** #### **EXTERNAL RESETS** Two external signals generate resets to the ARM7TDMI-S core: - nPOR sets all internal registers to their default state when asserted. It is used as a Power-On Reset. - nRESETIN sets all internal registers, except the JTAG circuitry, to their default state when asserted. When nPOR is asserted, nRESETIN defines the microcontroller Test Mode. When nPOR is released, nRESETIN behaves during Reset as described previously. #### **INTERNAL RESETS** There are two types of Internal Resets generated: - System Reset - · RTC Reset. System and RTC Resets are asserted by: - An External Reset (a logic LOW signal on the external nRESETIN or nPOR input pin) - · A signal from the internal Watchdog Timer - · A Soft Reset. The reset latency depends on the PLL lock state. # **AHB Master Priority and Arbitration** The LH75401/LH75411 microcontrollers have three AHB masters: - · ARM processor - DMAC - · LCD Controller. Each AHB master has a priority level that is permanent and cannot change. **Table 6. Bus Master Priority** | PRIORITY | BUS MASTER PRIORITY | |-------------|----------------------------------| | 1 (Highest) | Color LCDC (LH75401 and LH75411) | | 2 | DMAC | | 3 (Lowest) | ARM7TDMI-S Core (Default) | # **Memory Interface Architecture** The LH75401/LH75411 microcontrollers provide the following data-path management resources on chip: - · AHB and APB data buses - 16 kB of zero-wait-state TCM SRAM accessible via processor - 16 kB of internal SRAM accessible via processor, DMAC, and LCDC - A Static Memory Controller (SMC) that controls access to external memory - A 4-stream general-purpose DMAC. All external and internal system resources are memory-mapped. This memory map partition has three views, based on the setting of the REMAP bits in the Reset, Clock, and Power Controller (RCPC). The second partitioning of memory space is the dividing of the segments into sections. The external memory segment is divided into eight 64 MB sections, of which the first four are used, each having a chip select associated with it. Access to any of the last four sections does not result in an external bus access and does not cause a memory abort. The peripheral register segment is divided into 4 kB peripheral sections, 21 of which are assigned to peripherals. **Table 7. Memory Mapping** | ADDRESS | REMAP = 00<br>(DEFAULT) | REMAP = 01 | REMAP = 10 | |----------------------------|-------------------------|--------------------|--------------------| | 0x00000000 | External<br>Memory | Internal<br>SRAM | TCM SRAM | | 0x20000000 | Reserved | Reserved | Reserved | | 0x40000000 | External<br>Memory | External<br>Memory | External<br>Memory | | 0x60000000 | Internal<br>SRAM | Internal<br>SRAM | Internal<br>SRAM | | 0x80000000 | TCM SRAM | TCM SRAM | TCM SRAM | | 0xA0000000 | Reserved | Reserved | Reserved | | 0xC0000000 | Reserved | Reserved | Reserved | | 0xE0000000 -<br>0xFFFBFFFF | Reserved | Reserved | Reserved | **Table 8. APB Peripheral Register Mapping** | ADDRESS RANGE | DEVICE | |-------------------------|-------------------------------------| | 0xFFFC0000 - 0xFFFC0FFF | UART0 (16550) | | 0xFFFC1000 - 0xFFFC1FFF | UART1 (16550) | | 0xFFFC2000 - 0xFFFC2FFF | UART2 (82510) | | 0xFFFC3000 - 0xFFFC3FFF | Analog-to-Digital Converter | | 0xFFFC4000 - 0xFFFC4FFF | Timer Module | | 0xFFFC5000 - 0xFFFC5FFF | CAN (LH75401)<br>Reserved (LH75411) | | 0xFFFC6000 - 0xFFFC6FFF | Synchronous Serial Port | | 0xFFFC7000 - 0xFFFDAFFF | Reserved | | 0xFFFDB000 - 0xFFFDBFFF | GPIO4 | | 0xFFFDC000 - 0xFFFDCFFF | GPIO3 | | 0xFFFDD000 - 0xFFFDDFFF | GPIO2 | | 0xFFFDE000 - 0xFFFDEFFF | GPIO1 | | 0xFFFDF000 - 0xFFFDFFFF | GPIO0 | | 0xFFFE0000 - 0xFFFE0FFF | Real Time Clock | | 0xFFFE1000 - 0xFFFE1FFF | DMAC | | 0xFFFE2000 - 0xFFFE2FFF | Reset Clock and Power Controller | | 0xFFFE3000 - 0xFFFE3FFF | Watchdog Timer | | 0xFFFE4000 - 0xFFFE4FFF | Advanced LCD Interface | | 0xFFFE5000 - 0xFFFE5FFF | I/O Configuration Peripheral | | 0xFFFE6000 - 0xFFFEFFFF | Reserved | # **Static Random Access Memory Controller** The LH75401/LH75411 microcontrollers have 32 kB of Static Random Access Memory (SRAM) organized into two 16 kB blocks: - 16 kB of TCM 0 Wait State SRAM is available to the processor as an ARM7TDMI-S bus slave. - 16 kB of internal SRAM is available as an AHB slave and accessible via processor, DMAC, and LCDC. Each memory segment is 512 MB, though the TCM and internal SRAMs are 16 kB each in size. Any access beyond the first 16 kB is mapped to the lower 16 kB, but does not cause a data or prefetch abort. # **Static Memory Controller (SMC)** The Static Memory Controller (SMC) is an AMBA AHB slave peripheral that provides the interface between the LH75401/LH75411 microcontrollers and external memory devices. #### **SMC FEATURES** Provides four banks of external memory, each with a maximum size of 16 MB. - Supports memory-mapped devices, including Random Access Memory (RAM), Read Only Memory (ROM), Flash, and burst ROM - Supports external bus and external device widths of 8 and 16 bits - Supports Asynchronous Burst Mode read access for Burst Mode ROM devices, with up to 32 independent wait states for read and write accesses - Supports indefinite extended wait states via an external hardware pin (nWAIT) - Supports varied bus turnaround cycles (1 to 16) between a read and write operation # **Direct Memory Access Controller (DMAC)** One central DMAC services all peripheral DMA requirements for the DMA-capable peripherals listed in Table 9. The DMA is controlled by the system clock. It has an APB slave port for programming of its registers and an AHB port for data transfers. Table 9. DMAC Stream Assignments | DMA REQUEST SOURCE | DMA STREAM | |---------------------------------|------------| | UART1RX (highest priority) | Stream0 | | UART1TX | Stream1 | | UART0RX/External Request (DREQ) | Stream2 | | UART0TX (lowest priority) | Stream3 | #### **DMAC FEATURES** - Four data streams that can be used to service: - Four peripheral data streams (peripheral-tomemory or memory-to-peripheral) - Three peripheral data streams and one memoryto-memory data stream. - Three transfer modes: - Memory to Memory (selectable on Stream3) - Peripheral to Memory (all streams) - Memory to Peripheral (all streams). - · Built-in data stream arbiter - · Seven programmable registers for each stream - Ability for each stream to indicate a transfer error via an interrupt - 16-word First-In, First Out (FIFO) array, with pack and unpack logic to handle all input/output combinations of byte, half-word, and word transfers - APB slave port allows the ARM core to program DMAC registers - · AHB port for data transfers. # **Color LCD Controller (CLCDC)** The CLCDC is an AMBA master-slave module that connects to the AHB. It translates pixel-coded data into the required formats and timings to drive single/dual monochrome and color LCD panels. Packets of pixel-coded data are fed, via the AHB interface, to two independently programmable, 32-bit-wide DMA FIFOs. Each FIFO is 16 words deep by 32 bits wide. The CLCDC generates a single combined interrupt to the Vectored Interrupt Controller (VIC) when an interrupt condition becomes true for upper/lower panel DMA FIFO underflow, base address update signification, vertical compare, or bus error. NOTE: LH75401 and LH75411 microcontrollers support full-color operation. #### **CLCDC FEATURES** - STN, Color STN, TFT, HR-TFT, and AD-TFT - Fully Programmable Timing Controls - Advanced LCD Interface for displays with a low level of integration, such as HR-TFT and AD-TFT - Programmable Resolution - Up to VGA (640 x 480 DPI), 12-bit Direct Mode Color - Up to SVGA (800 x 600 DPI), 8-bit Direct/Palettized Color - Up to XGA (1,024 x 768 DPI), 4-bit Direct Color/ Grayscale - Direct or Palettized Colors - · Single and Dual Panels - Supports Sharp and non-Sharp Panels - CLCDC Outputs Available as General Purpose Inputs/Outputs (GPIOs) if LCDC is Not Needed - Additional Features - Fully programmable horizontal and vertical timing for different display panels - 256-entry, 16-bit palette RAM physically arranged as a 128 x 32-bit RAM - AC bias signal for STN panels and a data-enable signal for TFT panels. - Programmable Panel-related Parameters - STN mono/color or TFT display - Bits-per-pixel - STN 4- or 8-bit Interface Mode - STN Dual or Single Panel Mode - AC panel bias - Panel clock frequency - Number of panel clocks per line - Signal polarity, active HIGH or LOW - Little Endian data format - Interrupt-generation event. #### ADVANCED LCD INTERFACE The Advanced LCD Interface (ALI) allows for direct connection to ultra-thin panels that do not include a timing ASIC. It converts TFT signals from the Color LCD controller to provide the proper signals, timing and levels for direct connection to a panel's Row and Column drivers for AD-TFT, HR-TFT, or any technology of panel that allows for a connection of this type. The ALI also provides a bypass mode that allows interfacing to the built-in timing ASIC in standard TFT and STN panels. #### NOTES: - The Advanced LCD Interface pertains to the LH75401 and LH75411 microcontrollers. - 2. VGA and XGA modes require 66 MHz core speed. # Universal Asynchronous Receiver Transmitters (UARTs) The LH75401/LH75411 microcontrollers incorporate three UARTs, designated UART0, UART1, and UART2. ### **UART 0 AND 1 FEATURES** - Similar functionality to the industry-standard 16C550 - Supported baud rates up to 921,600 baud (given an external crystal frequency of 14.756 MHz) - Supported character formats: - Data bits per character: 5, 6, 7, or 8 - Parity generation and detection: Even, odd, stick, or none - Stop bit generation: 1 or 2 - Full-duplex operation - Separate transmit and receive FIFOs, with: - Programmable depth (1 to 16) - Programmable-service 'trigger levels' (1/8, 1/4, 1/2, 3/4, and 7/8) - Overrun protection. - · Programmable baud-rate generator that: - Enables the UART input clock to be divided by 16 to 65,535 x 16 - Generates an internal clock common to both transmit and receive portions of the UART. - DMA support - Support for generating and detecting breaks during UART transactions - Loopback testing. #### **UART 2 FEATURES** - Similar functionality to the industry-standard 82510 - Supported baud rates up to 3,225,600 baud (given a system clock of 51.6096 MHz) - 5, 6, 7, 8, or 9 data bits per character - Even, odd, HIGH, LOW, software, or no parity-bit generation and detection - 3/4, 1, 1-1/4, 1-1/2, 1-3/4, or 2 stop-bit generation - μLAN address flag - Full-duplex operation - Separate transmit and receive FIFOs, with programmable depth (1 or 4). Each FIFO has overrun protection and: - Programmable receive trigger levels: 1/4, 1/2, 3/4, or full - Programmable transmit trigger levels: empty, 1/4, 1/2, 3/4. - Two 16-bit baud-rate generators. - One interrupt that can be triggered by transmit and receive FIFO thresholds, receive errors, control character or address marker reception, or timer timeout - Generation and detection of breaks during UART transactions - Support for local loopback, remote loopback, and auto-echo modes - μLAN Address Mode. #### **Timers** The LH75401/LH75411 microcontrollers have three 16-bit timers. The timers are clocked by the system clock, but have an internal scaled-down system clock that is used for the Pulse Width Modulator (PWM) and compare functions. All counters are incremented by an internal prescaled counter clock or external clock and can generate an overflow interrupt. All three timers have separate internal prescaled counter clocks, with either a common external clock or a prescaled version of the system clock. - Timer 0 has five Capture Registers and two Compare Registers. - Timer 1 and Timer 2 have two Capture and two Compare Registers each. The Capture Registers have edge-selectable inputs and can generate an interrupt. The Compare Registers can force the compare output pin either HIGH or LOW upon a match. The timers support a PWM Mode that uses the two Timer Compare Registers associated with a timer to create a PWM. Each timer can generate a separate interrupt. The interrupt becomes active if any enabled compare, capture, or overflow interrupt condition occurs. The interrupt remains active until all compare, capture, and overflow interrupts are cleared. # Real Time Clock (RTC) The RTC is an AMBA slave module that connects to the APB. The RTC provides basic alarm functions or acts as a long-time base counter by generating an interrupt signal after counting for a programmed number of cycles of an RTC input. Counting in 1-second intervals is achieved using a 1 Hz clock input to the RTC. #### **RTC FEATURES** - 32-bit up-counter with programmable load - Programmable 32-bit match Compare Register - Software-maskable interrupt that is set when the Counter and Compare Registers have identical values. # **Controller Area Network (CAN)** The CAN 2.0B Controller is an AMBA-compliant peripheral that connects as a slave to the APB. The CAN Controller is located between the processor core and a CAN Transceiver, and is accessed through the AMBA port. CAN communications are performed serially, at a maximum frequency of 1 MB/s, using the TX (transmit) and RX (receive) lines. The TX and RX signals for data transmission and reception provide the communications interface between the CAN Controller and the CAN bus. All peripherals share the TX and RX lines, and always see the common incoming and outgoing data. Bus arbitration follows the CAN 2.0A and CAN 2.0B specifications. The bus is always controlled by the node with the highest priority (lowest ID). Only after the bus has been released can the next highest priority node control it. Transmit and receive errors are handled according to the CAN protocol. Bus timing is critical to the CAN protocol. Therefore, the CAN Controller has two programmable Bus Timing Registers that define timing parameters. **NOTE:** The CAN Controller pertains to the LH75401 microcontrollers. #### **CAN 2.0B FEATURES** - Full compliance with 2.0A and 2.0B Bosch specifications - · Supports 11-bit and 29-bit identifiers - Supports bit rates up to 1Mbit/s - 64-byte receive FIFO - Software-driven bit-rate detection for hot plug-in support - · Single-shot transmission option - · Acceptance filtering - · Listen Only Mode - · Reception of 'own' messages - Error interrupt generated for each CAN bus error - · Arbitration-lost interrupt with record of bit position - Read/write error counters - Last error register - Programmable error-limit warning. # Analog-to-Digital Converter (ADC)/ Brownout Detector The ADC is an AMBA-compliant peripheral that connects as a slave to the APB. The ADC block consists of an 8-channel, 10-bit Analog-to-Digital Converter with integrated Touch Screen Controller. The complete Touch Screen interface is achieved by combining the front-end biasing, control circuitry with analog-to-digital conversion, reference generation, and digital control. The ADC also has a programmable measurement clock derived from the system clock. The clock drives the measurement sequencer and the successive-approximation circuitry. The ADC includes a Brownout Detector. The Brownout Detector is an asynchronous comparator that compares a divided version of the 3.3 V supply and a bandgap-derived reference voltage. If the supply dips below a Trip point, the Brownout Detector sets a status register bit. The status bit is wired to the VIC and can interrupt the processor core. This allows the Host Controller to warn users of an impending shutdown and may provide the ADC with sufficient time to save its state. #### **ADC/BROWNOUT DETECTOR FEATURES** - 10-bit fully differential Successive Approximation Register (SAR) with integrated sample/hold - 8-channel multiplexer for routing user-selected inputs to the ADC in Single Ended and Differential Modes - 16-entry x 16-bit-wide FIFO that holds the 10-bit ADC output and a 4-bit tag number - Front bias-and-control network for Touch Screen interface and support functions compatible with industry-standard 4- and 5-wire touch-sensitive panels - · Touch-pressure sensing circuits - · Pen-down sensing circuit and interrupt generator - Voltage-reference generator that is independently controlled - Conversion automation function to minimize controller interrupt overhead - · Brownout Detector. # Synchronous Serial Port (SSP) The SSP is a master-only interface for synchronous serial communication with slave peripheral devices that have a Motorola SPI, National Semiconductor Microwire, or Texas Instruments DSP-compatible Synchronous Serial Interface (SSI). The SSP performs serial-to-parallel conversion on data received from a peripheral device. The transmit and receive paths are buffered with internal FIFO memories. These memories store eight 16-bit values independently in both transmit and receive modes. During transmission: - Data writes to the transmit FIFO via the APB interface. - The transmit data is queued for parallel-to-serial conversion onto the transmit interface. - The transmit logic formats the data into the appropriate frame type: - Motorola SPI - National Semiconductor Microwire - Texas Instruments DSP-compatible SSI. ### **SSP FEATURES** - SSI in Master Only Mode. The SSP performs serial communications as a master device in one of three modes: - Motorola SPI - Texas Instruments DSP-compatible synchronous serial interface - National Semiconductor Microwire. - Two 16-bit-wide, 8-entry-deep FIFOs, one for data transmission and one for data reception. - Supports interrupt-driven data transfers that are greater than the FIFO watermark. - Programmable clock bit rate. - Programmable data frame size, from 4 to 16 bits long, depending on the size of data programmed. Each frame transmits starting with the most-significant bit. - Four interrupts, each of which can be individually enabled or disabled using the SSP Control Register bits. A combined interrupt is also generated as an OR function of the individual interrupt requests. - · Loopback Test Mode. Table 10. SSP Modes | MODE | DESCRIPTION | DATA TRANSFERS | |----------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Motorola SPI | For communications with Motorola SPI-compatible devices. Clock polarity and phase are programmable. | Full-duplex, 4-wire synchronous | | SSI | For communications with Texas Instruments DSP-compatible Serial Synchronous Interface devices. | Full-duplex, 4-wire synchronous | | National Semiconductor Microwire | For communications with National Semiconductor Microwire-compatible devices. | Half-duplex synchronous, using 8-bit control messages | # Watchdog Timer (WDT) The WDT consists of a 32-bit down-counter that allows a selectable time-out interval to detect malfunctions. The timer must be reset by software periodically. Otherwise, a time-out occurs, interrupting the system. If the interrupt is not serviced within the timeout period, the WDT triggers the RCPC to generate a System Reset. If the WDT times out, it sets a bit in the RCPC Reset Status Register. The WDT supports 16 selectable time intervals, for a time-out of 216 through 231 system clock cycles. All Control and Status Registers for the Watchdog Timer are accessed through the APB. #### **WDT FEATURES** - Counter generates an interrupt at a set interval and the count reloads from the pre-set value after reaching zero. - Default timeout period is set to the minimum timeout of 216 system clock cycles. - WDT is driven by the APB. - Built-in protection mechanism guards against interrupt-service failure. - WDT can be programmed to trigger a System Reset on a timeout. - WDT can be programmed to trigger an interrupt on the first timeout; then, if the service routine fails to clear the interrupt, the next WDT timeout triggers a System Reset. # **Vectored Interrupt Controller (VIC)** All internal and external interrupts are routed to the VIC, where hardware determines the interrupt priority (see Table 11). The VIC is also where the appropriate signal to the processor (IRQ or FIQ) is generated. The processor services the interrupt as either a vectored interrupt or a default-vectored interrupt. The VIC accepts inputs from 32 interrupt source lines: - Seven external - Twenty-three internal - Two used as software interrupts. All 32 interrupt source lines can be enabled, disabled, and cleared individually, and individual status can be determined. On reset, all interrupts are disabled. The VIC also accepts software-generated interrupts. Software-generated interrupts use the same enabling control as hardware-generated interrupts. The VIC provides 32 interrupts: - 16 vectored interrupts - 16 or more default-vectored interrupts. Any of the 32 interrupt source lines can be assigned to any of the 16 interrupt vectors. Any line not explicitly assigned to an interrupt vector is processed as a default-vectored interrupt. At reset, all 32 lines become default-vectored interrupts. Each interrupt line can be explicitly identified as an IRQ (default) or FIQ interrupt. Vectored-interrupt servicing is only available for IRQ interrupts. **Table 11. Interrupt Channels** | POSITION | DESCRIPTION | SOURCE | | | |----------|-----------------------|-------------------------------------|--|--| | 0 | WDT | Watchdog Timer | | | | 1 | Not Used | Available as a software interrupt | | | | 2 | ARM7 DBGCOMMRX | Sourced by the ARM7TDMI-S Core | | | | 3 | ARM7 DBGCOMMTX | Sourced by the ARM7TDMI-S Core | | | | 4 | Timer0 Combined | Timer0 | | | | 5 | Timer1 Combined | Timer1 | | | | 6 | Timer2 Combined | Timer2 | | | | 7 | External Interrupt 0 | Sourced by the GPIO Block | | | | 8 | External Interrupt 1 | Sourced by the GPIO Block | | | | 9 | External Interrupt 2 | Sourced by the GPIO Block | | | | 10 | External Interrupt 3 | Sourced by the GPIO Block | | | | 11 | External Interrupt 4 | Sourced by the GPIO Block | | | | 12 | External Interrupt 5 | Sourced by the GPIO Block | | | | 13 | External Interrupt 6 | Sourced by the GPIO Block | | | | 14 | Not Used | Available as a software interrupt | | | | 15 | RTC_ALARM | Real Time Clock | | | | 16 | ADC TSCIRQ (combined) | Analog-to-Digital Converter | | | | 17 | ADC BrownOutINTR | Brown Out Detector | | | | 18 | ADC PenIRQ | Analog-to-Digital Converter | | | | 19 | LCD | LCD Controller | | | | 20 | SSPTXINTR | Synchronous Serial Port | | | | 21 | SSPRXINTR | Synchronous Serial Port | | | | 22 | SSPRORINTR | Synchronous Serial Port | | | | 23 | SSPRXTOINTR | Synchronous Serial Port | | | | 24 | SSPINTR | Synchronous Serial Port | | | | 25 | UART1 UARTRXINTR | UART1 | | | | 26 | UART1 UARTTXINTR | UART1 | | | | 27 | UART1 UARTINTR | UART1 | | | | 28 | UARTO UARTINTR | UART0 | | | | 29 | UART2 Interrupt | UART2 | | | | 30 | DMA | DMA | | | | 31 | CAN | CAN (LH75401)<br>Reserved (LH75411) | | | # Reset, Clock, and Power Controller (RCPC) The RCPC lets users control System Reset, clocks, power management, and external interrupt conditioning via the AMBA APB interface. This control includes: - Enabling and disabling various clocks - · Managing power-down sequencing - Selecting the sources for various clocks. The RCPC provides for an orderly start-up until the crystal oscillator stabilizes and the PLL acquires lock. If users want to change the system clock frequency during normal operation, the RCPC ensures a seamless transition between the old and new frequencies. #### RCPC FEATURES - Manages five Power Modes for minimizing power consumption: Active, Standby, Sleep, Stop1, and Stop2 - Generates the system clock (HCLK) from either the PLL clock or the PLL-bypassed (oscillator) clock, divided by 2, 4, 6, 8, ... 30 - Generates three UART clocks from oscillator clock - Generates the 1 Hz RTC clock - Generates the SSP and LCD clocks from HCLK, divided by 1, 2, 4, 8, 16, 32, or 64 - Provides a selectable external clock output - Generates system and RTC Resets based on an external reset, Watchdog Timer reset, or soft reset - Configures seven HIGH/LOW-level or rising/falling edge-trigger external interrupts and converts them to HIGH-level trigger interrupt outputs required by the VIC - Generates remap outputs used by the memory map decoder - · Provides an identification register - Supports external or watchdog reset status. ### **Operating Modes** The LH75401/LH75411 microcontrollers support three operating modes: - Normal Mode - PLL Bypass Mode, where the internal PLL is bypassed and an external clock source is used; otherwise the chip operates normally - EmbeddedICE Mode, where the JTAG port accesses the TAP Controller in the core and the core is placed in Debug Mode. The state of the TEST1, TEST2, and nRESETIN signals determines the operating mode entered at Poweron Reset (see Table 12). **Table 12. Device Operating Modes** | OPERATING MODE | TEST2 | TEST1 | nRESETIN | |----------------|-------|-------|----------| | Reserved | 0 | 0 | 0 | | PLL Bypass | 0 | 0 | 1 | | Reserved | 0 | 1 | Х | | Reserved | 1 | 0 | 0 | | EmbeddedICE | 1 | 0 | 1 | | Normal | 1 | 1 | Х | NOTE: TEST1, TEST2, and nRESETIN are latched on the rising edge of nPOR. The microcontroller stays in that operating mode until power is removed or nPOR transitions from LOW to HIGH. # **General Purpose Input/Output (GPIO)** The LH75401/LH75411 microcontrollers have 10 GPIO ports: - Seven 8-bit ports - Two 7-bit ports - · One 6-bit port. The GPIO ports are designated A through J and provide 76 bits of programmable input/output (see Table 13). Pins of all ports, except Port J, can be configured as inputs or outputs. Port J is input only. Upon System Reset, all ports default to inputs. Table 13. GPIO Ports | PORT | PROGRAMMABLE PINS | | | | |------|---------------------|--|--|--| | Α | 8 Input/Output Pins | | | | | В | 6 Input/Output Pins | | | | | С | 8 Input/Output Pins | | | | | D | 7 Input/Output Pins | | | | | Е | 8 Input/Output Pins | | | | | F | 7 Input/Output Pins | | | | | G | 8 Input/Output Pins | | | | | Н | 8 Input/Output Pins | | | | | I | 8 Input/Output Pins | | | | | J | 8 Input Pins | | | | # **Device Pin Multiplexing** **Table 14. LCD Panel Signal Multiplexing** | EXTERNAL PIN | 4-BIT STN (MC | NOCHROME) | 8-BIT STN SINGLE PANEL | | |--------------|---------------|------------|------------------------|--| | EXTERNAL FIN | SINGLE PANEL | DUAL PANEL | (MONOCHROME) | | | LVCVD11 | Reserved | MLSTN3 | Reserved | | | LVCVD10 | Reserved | MLSTN2 | Reserved | | | LVCVD9 | Reserved | MLSTN1 | Reserved | | | LVCVD8 | Reserved | MLSTN0 | Reserved | | | LVCVD7 | Reserved | Reserved | MUSTN7 | | | LVCVD6 | Reserved | Reserved | MUSTN6 | | | LVCVD5 | Reserved | Reserved | MUSTN5 | | | LVCVD4 | Reserved | Reserved | MUSTN4 | | | LVCVD3 | MUSTN3 | MUSTN3 | MUSTN3 | | | LVCVD2 | MUSTN2 | MUSTN2 | MUSTN2 | | | LVCVD1 | MUSTN1 | MUSTN1 | MUSTN1 | | | LVCVD0 | MUSTN0 | MUSTN0 | MUSTN0 | | # NOTES: Table 15. LCD External Pin Multiplexing (LH75401 and LH75411) | | DEFAULT | 4-BIT MONO STN MODE | | 8-BIT | TFT | ALI | |----------------------|------------------|---------------------|-----------|-----------|-----------|----------| | EXTERNAL PIN | MODE<br>(NO LCD) | SINGLE | DUAL | STN MODE | MODE | MODE | | PG4/LCDVEEEN/LCDMOD | PG4 | LCDVEEEN | LCDVEEEN | LCDVEEEN | LCDVEEEN | LCDMOD | | PG3/LCDVDDEN | PG3 | LCDVDDEN | LCDVDDEN | LCDVDDEN | LCDVDDEN | LCDVDDEN | | PG2/LCDDSPLEN/LCDREV | PG2 | LCDDSPLEN | LCDDSPLEN | LCDDSPLEN | LCDDSPLEN | LCDREV | | PG1/LCDCLS | PG1 | PG1 | PG1 | PG1 | PG1 | LCDCLS | | PG0/LCDPS | PG0 | PG0 | PG0 | PG0 | PG0 | LCDPS | | PH7/LCDDCLK | PH7 | LCDDCLK | LCDDCLK | LCDDCLK | LCDDCLK | LCDDCLK | | PH6/LCDLP/LCDHRLP | PH6 | LCDLP | LCDLP | LCDLP | LCDLP | LCDLP | | PH5/LCDFP/LCDSPS | PH5 | LCDFP | LCDFP | LCDFP | LCDFP | LCDFP | | PH4/LCDEN/LCDEN | PH4 | LCDEN | LCDEN | LCDEN | LCDEN | LCDEN | | PH3/LCDVD11 | PH3 | PH3 | MLSTN3 | PH3 | LCDVD11 | LCDVD11 | | PH2/LCDVD10 | PH2 | PH2 | MLSTN2 | PH2 | LCDVD10 | LCDVD10 | | PH1/LCDVD9 | PH1 | PH1 | MLSTN1 | PH1 | LCDVD9 | LCDVD9 | | PH0/LCDVD8 | PH0 | PH0 | MLSTN0 | PH0 | LCDVD8 | LCDVD8 | | PI7/LCDVD7 | PI7 | PI7 | PI7 | STN7 | LCDVD7 | LCDVD7 | | PI6/LCDVD6 | PI6 | PI6 | PI6 | STN6 | LCDVD6 | LCDVD6 | | PI5/LCDVD5 | PI5 | PI5 | PI5 | STN5 | LCDVD5 | LCDVD5 | | PI4/LCDVD4 | PI4 | PI4 | PI4 | STN4 | LCDVD4 | LCDVD4 | | PI3/LCDVD3 | PI3 | MUSTN3 | MUSTN3 | STN3 | LCDVD3 | LCDVD3 | | PI2/LCDVD2 | PI2 | MUSTN2 | MUSTN2 | STN2 | LCDVD2 | LCDVD2 | | PI1/LCDVD1 | PI1 | MUSTN1 | MUSTN1 | STN1 | LCDVD1 | LCDVD1 | | PI0/LCDVD0 | PI0 | MUSTN0 | MUSTN0 | STN0 | LCDVD0 | LCDVD0 | <sup>1.</sup> MUSTN = Mono upper panel STN, dual and/or single panel. <sup>2.</sup> MLSTN = Mono lower panel STN, dual panel only. # **ELECTRICAL SPECIFICATIONS** **Table 16. Absolute Maximum Ratings** | PARAMETER | MINIMUM | MAXIMUM | |------------------------------------------|---------|---------| | DC Core Supply Voltage (VDDC) | -0.3 V | 2.4 V | | DC I/O Supply Voltage (VDD) | -0.3 V | 4.6 V | | DC Analog Supply Voltage for ADC (VDDA0) | -0.3 V | 4.6 V | | DC Analog Supply Voltage for PLL (VDDA1) | -0.3 V | 2.4 V | | Storage Temperature (TSTG) | -55°C | 125°C | **NOTE:** These ratings are only for transient conditions. Operation at or beyond absolute maximum rating conditions may affect reliability and cause permanent damage to the device. **Table 17. Recommended Operating Conditions** | PARAMETER | MINIMUM | TYP. | MAXIMUM | NOTES | |-----------------------------------------------------------|------------|-------|------------|---------| | DC Core Supply Voltage (VDDC) (Linear Regulator disabled) | 1.7 V | 1.8 V | 1.98 V | 1 | | DC Analog Supply Voltage for ADC (VDDA0) | 3.0 V | 3.3 V | 3.6 V | | | DC I/O Supply Voltage (VDD) | 3.0 V | 3.3 V | 3.6 V | 1 | | DC Analog Supply Voltage for PLL (VDDA1) | 1.7 V | 1.8 V | 1.98 V | 2 | | Clock Frequency (fHCLK) | 4.375 MHz | | 84 MHz | 3, 4, 5 | | Clock Period (tHCLK) | 11.9047 ns | | 228.571 ns | 3, 4, 5 | | Crystal Frequency | 14 MHz | | 20 MHz | 4, 5 | | Industrial Operating Temperature | −40°C | 25°C | 85°C | | #### NOTES: - 1. Core Voltage should never exceed I/O Voltage after initial power up. See the section titled 'Power Supply Sequencing'. - 2. Connect VDDA1 to VDDC when using the on-chip linear regulator. - 3. On-chip Linear regulator enabled. When the on-chip linear regulator is enabled, Core power is drawn from VDD allow VDDC pins to float. - 4. Will operate to DC with PLL disabled. Core frequencies greater than 84 MHz require external clock and VDDC. Core frequencies faster than 70 MHz require an externally-supplied clock. - 5. Processor is functional at minimum frequency, but not all peripherals may be enabled. - 6. The maximum operating frequency is the crystal frequency $\times$ 3.5. Table 18. Clock Frequency vs. Voltages (VDDC) vs. Temperature | PARAMETER | | 1.7 V | 1.8 V | 1.9 V | |-----------|-------------------------|------------|-----------|-----------| | 25°C | Clock Frequency (fHCLK) | 91.3 MHz | 97 MHz | 103.7 MHz | | 25 C | Clock Period (tHCLK) | 10.952 ns | 10.309 ns | 9.643 ns | | 70°C | Clock Frequency (fHCLK) | 86 MHz | 92 MHz | 97.4 MHz | | | Clock Period (tHCLK) | 11.627 ns | 10.869 ns | 10.266 ns | | 85°C | Clock Frequency (fHCLK) | 84 MHz | 90 MHz | 95.2 MHz | | 85 C | Clock Period (tHCLK) | 11.9047 ns | 11.111 ns | 10.504 ns | #### NOTES: - 1. On-chip Linear regulator and PLL disabled; VDDC supplied externally. - 2. Core speeds greater than 84 MHz require external VDDC and may not yield proper UART baud rates. - 3. Core speeds greater than 70 MHz require an external clock. - 4. Additional performance may be achieved in accordance with Figure 5. Figure 5. Maximum Core Frequency versus Voltage and Temperature # **Very Low Operating Temperatures and Noise Immunity** The junction temperature, Tj, is the operating temperature of the transistors in the integrated circuit. The switching speed of the CMOS circuitry within the SoC depends partly on Tj, and the lower the operating temperature, the faster the CMOS circuits will switch. Increased switching noise generated by faster switching circuits could affect the overall system stability. The amount of switching noise is directly affected by the application executed on the SoC. NXP recommends that users implementing a system to meet low industrial temperature standards should use an external oscillator rather than a crystal to drive the system clock input of the System-on-Chip. This change from crystal to oscillator will increase the robustness (i.e., noise immunity of the clock input to the SoC. # **DC Characteristics** All characteristics are specified over an operating temperature of -40°C to +85°C, and at minimum and maximum supply voltages. **Table 19. DC Characteristics** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | CONDITIONS | NOTES | |----------|------------------------------------------|------|------|------|------|---------------------|-------| | VIH | CMOS Input HIGH Voltage | | | | V | | | | VIL | CMOS Input LOW Voltage | | | 0.8 | V | | 1 | | VT+ | Schmitt Trigger Positive Going Threshold | 2.0 | | | V | | | | VT- | Schmitt Trigger Negative Going Threshold | | | 0.8 | V | | | | Vhst | Schmitt Trigger Hysteresis | 0.35 | | | V | | | | | Output Drive 1 | 2.6 | | | V | IOH = -2 mA | | | VOH | Output Drive 2 | 2.6 | | | V | IOH = -4 mA | | | VOH | Output Drive 3 | 2.6 | | | V | IOH = -6 mA | | | | Output Drive 4 | 2.6 | | | V | IOH = -8 mA | | | | Output Drive 1 | | | 0.4 | V | IOL = 2 mA | | | VOL | Output Drive 2 | | | 0.4 | V | IOL = 4 mA | | | VOL | Output Drive 3 | | | 0.4 | V | IOL = 6 mA | | | | Output Drive 4 | | | 0.4 | V | IOL = 8 mA | | | XTAL32IN | External Clock Input | 1.62 | 1.8 | 1.98 | V | Externally supplied | | | XTALIN | External Clock Input | 1.62 | 1.8 | 1.98 | V | Externally supplied | | | IIN | Input Leakage Current | -10 | | 10 | μΑ | VIN = VDD or GND | | | IACTIVE | Active Current | | 50 | 70 | mΑ | | 2 | | ISTANDBY | Standby Current | | 45 | | mA | | 2 | | ISLEEP | Sleep Current | | 4.0 | | mA | | | | ISTOP1 | Stop1 Current | | 3.0 | | mΑ | | | | ISTOP2 | Stop2 Current (RTC ON) | | 35 | | μΑ | | 3 | | 1310F2 | Stop2 Current (KTC ON) | | 120 | | μΑ | | 4 | | ISTOP2 | Stop2 Current (RTC OFF) | | 23 | | μΑ | | 3 | | 131072 | Glopz Guileii (KTG OFF) | | 100 | | μА | | 4 | #### NOTES: - 1. VIL MAX. = 0.5 V for pin TCK with 50 pF load. - 2. Running a Typical Application at 51.6 MHz. - 3. Using external 1.8 V supply, internal regulator disabled. - 4. Using Internal linear regulator. **Table 20. Linear Regulator DC Characteristics** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |------------|------------------------------------|------|------|------|------| | IQUIESCENT | Quiescent Current | | 75 | | μΑ | | ISLEEPLR | Current when Regulator is Disabled | | 8 | | μΑ | | IOLR | Output Current Range | 0.0 | | 100 | mA | | VOLR | Output Voltage | | 1.84 | | V | | RPULL | Pull-up Resistor | | | 0 | Ω | # Analog-To-Digital Converter Electrical Characteristics Table 21 shows the derated specifications for extended temperature operation. See Figure 6 for the ADC transfer characteristics. Table 21. ADC Electrical Characteristics at Industrial Operating Range | PARAMETER | MIN. | TYP. | MAX. | UNITS | NOTES | |----------------------------------|--------------|------|--------------|------------|-------| | A/D Resolution | 10 | | 10 | Bits | | | Throughput Conversion | 17 | | | CLK Cycles | 1 | | Acquisition Time | 3 | | | CLK Cycles | | | Clk Period | 500 | | 5,000 | ns | | | Differential Non-Linearity | -0.99 | | 4.5 | LSB | | | Integral Non-Linearity | -3.5 | | +3.5 | LSB | | | Offset Error | -35 | | +35 | mV | | | Gain Error | -4.0 | | 4.0 | LSB | | | On-chip Voltage Reference (VREF) | 1.85 | 2.0 | 2.15 | V | | | Negative Reference Input (VREF-) | VSSA | VSSA | (VREF+) -1.0 | V | 2 | | Positive Reference Input (VREF+) | (VREF-) +1.0 | VREF | VDDA | V | 2 | | Crosstalk between channels | | -60 | | dB | | | Analog Input Voltage Range | 0 | | VDDA | V | 3 | | Analog Input Current | | | 5 | μΑ | | | Reference Input Current | | | 5 | μА | | | Analog input capacitance | | | 15 | pF | | | Operating Supply Voltage | 3.0 | | 3.6 | V | | | Operating Current, VDDA | | 590 | | μΑ | | | Standby Current | | 180 | | μΑ | 4 | | Stop Current, VDDA | | < 1 | | μΑ | | | Brown Out Trip Point | | 2.63 | | V | | | Brown Out Hysterisis | | 120 | | mV | | | Operating Temperature | -40 | | 85 | °C | | #### NOTES: - The analog section of the ADC takes 16 x A2DCLK cycles per conversion, plus 1 x A2DCLK cycles to be made available in the PCLK domain. An additional 3 x PCLK cycles are required before being available on the APB. - 2. The internal voltage reference is driven to nominal value VREF = 2.0 V. Using the Reference Multiplexer, alternative low impedance (RS < 500) voltages can be selected as reference voltages. The range of voltages allowed are specified above. However, the on-chip reference cannot drive the ADC unless the reference buffer is switched on. - 3. The analog input pins can be driven anywhere between the power supply rails. If the voltage at the input to the ADC exceeds VREF+ or is below VREF-, the A/D result will saturate appropriately at positive or negative full scale. Trying to pull the analog input pins above or below the power supply rails will cause protection diodes to be forward-biased, resulting in large current source/sink and possible damage to the ADC. - 4. Bandgap and other low-bandwidth circuitry operating. All other ADC blocks shut down. Figure 6. ADC Transfer Characteristics #### POWER SUPPLY SEQUENCING When using an external 1.8 V supply (instead of the internal 1.8 V regulator), the external 1.8 V power supply must be energized before the 3.3 V supply. Otherwise, the 1.8 V supply may not lag the 3.3 V supply by more than 10 $\mu$ s. If a longer delay time is needed, the voltage difference between the two power supplies must be within 1.5 V during power supply ramp up. To avoid a potential latchup condition, voltage should be applied to input pins only after the device is powered-on as described above. #### LINEAR REGULATOR Although this device contains an on-board regulator, using its output to power external devices is not recommended. External loads can affect the regulator's stability and introduce noise into the supply. NXP cannot guarantee device performance at rated speeds and temperatures with external loads connected to this supply. #### **CURRENT CONSUMPTION BY OPERATING MODE** Current consumption can depend on a number of parameters. To make this data more usable, the values presented in Table 22 were derived under the conditions presented here. #### **Maximum Specified Value** The values specified in the MAXIMUM column were determined using these operating characteristics: - All IP blocks either operating or enabled at maximum frequency and size configuration - Core operating at maximum power configuration - All I/O loads at maximum (50 pF) - · All voltages at maximum specified values - · Maximum specified ambient temperature. #### **Typical** The values in the TYPICAL column were determined using a 'typical' application under 'typical' environmental conditions and the following operating characteristics: - SPI, Timer, and UART peripherals operating; all other peripherals disabled - LCD enabled with 320 x 240 x 16-bit color, 60 Hz refresh rate - I/O loads at nominal - FCLK = 51.6 MHz; HCLK = 51.6 MHz - All voltages at typical values - Nominal case temperature. #### PERIPHERAL CURRENT CONSUMPTION In addition to the modal current consumption, Table 23 shows the typical current consumption for each of the on-board peripheral blocks. The values were determined with the peripheral clock running at maximum frequency, typical conditions, and no I/O loads. This current is supplied by the 1.8 V power supply. Table 22. Current Consumption by Mode | SYMBOL | SYMBOL PARAMETER | | UNITS | |---------|---------------------------------------------------------------|------|-------| | | ACTIVE MODE | | | | ICHIP | Chip Current with Linear Regulator | 50.2 | mA | | ICORE | RE Core Current without Linear Regulator | | mA | | IIO | I/O Current without Linear Regulator | 5 | mA | | IANALOG | Analog Current | 1.3 | mA | | STA | ANDBY MODE (TYPICAL CONDITIONS | ONLY | ) | | ICHIP | Core Current with Linear Regulator | 42.7 | mA | | ICORE | Core Current without Linear Regulator | 34.6 | mA | | IIO | Current drawn by I/O | 8.0 | mA | | IANALOG | Analog Current | 1.3 | mA | | SI | LEEP MODE (TYPICAL CONDITIONS O | NLY) | | | ICHIP | Core Current with Linear Regulator | 3.9 | mA | | ICORE | Core Current without Linear Regulator | 2.5 | mA | | IIO | Current drawn by I/O | 400 | μA | | IANALOG | Analog Current | 1.2 | mA | | | STOP1 MODE | | | | ISTOP | Core Current with Linear Regulator, I/O, and 14.7456 MHz osc. | 2.96 | mA | | | STOP2 MODE (RTC ON) | | | | ILEAK | Leakage Current, Core and I/O | 34 | μA | | | STOP2 MODE (RTC OFF) | | | | ILEAK | Leakage Current, Core and I/O | 18 | μΑ | #### NOTES: - 1. ICHIP = Chip Current with Linear Regulator (Core + I/O) - ICORE, IIO, IANALOG are the respective current consumption specifications for VDDC, VDD, and VDDA. **Table 23. Peripheral Current Consumption** | PERIPHERAL | TYPICAL | UNITS | |----------------|---------|-------| | UARTs | 200 | μA | | RTC | 5 | μA | | DMA | 4.1 | mA | | SSP | 500 | μA | | Counter/Timers | 200 | μA | | LCD | 2.2 | mA | 39 # **AC Characteristics** All signal transitions are measured from the 50 % point of the signal. **Table 24. Memory Interface Signals** | SIGNAL | I/O | LOAD | PARAMETER | MINIMUM | MAXIMUM | COMMENTS | |---------------|-----|-------|-----------|------------------|----------------------------------------------|-------------------------------------------------------------| | D[15:0] | Out | 50 pF | tOVD | | tHCLK + 8 ns | Data output valid following address valid | | D[15:0] | Out | 50 pF | tOHD | 3 x tHCLK - 6 ns | | Data output invalid following address valid | | | | | | | 2 tHCLK - 18 ns | Data input valid following address valid | | D[15:0] | In | | tIDD | | 2 × tHCLK – 18 ns<br>+ (nWAIT –1)<br>× tHCLK | Data Input Valid, following<br>Address Valid (nWAIT states) | | nCS3 - nCS0 | Out | 30 pF | tOVCS | | tHCLK + 6 ns | nCS output valid following address valid | | nCS3 -nCS0 | Out | 30 pF | tOHCS | 3 x tHCLK - 6 ns | | nCS output invalid following address valid | | nOE | Out | 30 pF | tOVOE | | tHCLK + 10 ns | nOE output valid following address valid | | nOE | Out | 30 pF | tOHOE | 3 x tHCLK - 6 ns | | nOE output invalid following address valid | | nBLE1 - nBLE0 | Out | 30 pF | tOVBE | | tHCLK + 10 ns | nBLE output valid following address valid | | nBLE1 - nBLE0 | Out | 30 pF | tOHBER | 3 x tHCLK - 6 ns | | nBLE output invalid following address valid, read cycle | | nBLE1 - nBLE0 | Out | 30 pF | tOHBEW | 2 × tHCLK – 6 ns | | nBLE output invalid following address valid, write cycle | | nWE | Out | 30 pF | tOVWE | | tHCLK + 10 ns | nWE output valid following address valid | | nWE | Out | 30 pF | tOHWE | 2 × tHCLK – 6 ns | 2 tHCLK - 2.2 ns | nWE output invalid following address valid | | nWAIT | In | | tIVWAIT | | 2 tHCLK - 18 ns | nWAIT input valid following address valid | **NOTE:** The values in Table 24 represent the timing with no internal arbitration delay and 1 wait state memory access. This is the worst case (fastest) timing. **Table 25. Synchronous Serial Port** | SIGNAL | I/O | LOAD | PARAMETER | MIN. | MAX. | COMMENT | |--------|-----|-------|-----------|-------|-------|-------------------------------------------| | SSPFRM | Out | 50 pF | tOVSSPFRM | | 14 ns | SSPFRM output valid, referenced to SSPCLK | | SSPTX | Out | 50 pF | tOVSSPTX | | 12 ns | SSPTX output valid, referenced to SSPCLK | | SSPRX | In | | tISSPRX | 22 ns | | SSPRX input valid, referenced to SSPCLK | Table 26. Power-up Stabilization | PARAMETER | DESCRIPTION | TYP. | MAX. | UNIT | |-----------|---------------------------------------------------------------|------|------|------| | tLREG | Linear regulator stabilization time after power-up | | 200 | μS | | tOSC32 | Oscillator stabilization time after Power Up (VDDC = VDDCMIN) | | 550 | ms | | tOSC14 | Oscillator stabilization time after Power Up (VDDC = VDDCMIN) | | 2.5 | ms | | tRSTOV | nPOR LOW to nPOR valid (once sampled LOW) | 3.5 | | HCLK | | tPORH | nPOR hold extend to allow PLL to lock once XTAL is stable | | 10 | μS | Figure 7. Power-up Stabilization # MEMORY CONTROLLER WAVEFORMS Static Memory Controller Waveforms Figure 8 shows the waveform and timing for an External Static Memory Write, with one Wait State. Figure 9 shows the waveform and timing for an External Static Memory Write, with two Wait States. Figure 10 shows the waveform and timing for an External Static Memory Read, with one Wait State. The SMC supports an nWAIT input that can be used by an external device to extend the wait time during a memory access. The SMC samples nWAIT at the beginning of at the beginning of each system clock cycle. The system clock cycle in which the nCSx signal is asserted counts as the first wait state. See Figure 11. The SMC recognizes that nWAIT is active within 2 clock cycles after it has been asserted. To assure that the current access (read or write) will be extended by nWAIT, program at least two wait states for this bank of memory. If N wait states are programmed, the SMC holds this state for N system clocks or until the SMC detects that nWAIT is inactive, whichever occurs last. As the number of wait states programmed increases, the amount of delay before nWAIT must be asserted also increases. If only 2 wait states are programmed, nWAIT must be asserted in the clock cycle immediately following the clock cycle during which the nCSx signal is asserted. Once the SMC detects that the external device has deactivated nWAIT, the SMC completes its access in 3 system clock cycles. The formula for the allowable delay between asserting nCSx and asserting nWAIT is: tASSERT = (system clock period) × (Wait States - 1) (where Wait States is from 2 to 31.) The signal tIDD is shown without a setup time, as measurements are made from the Address Valid point and HCLK is an internal signal, shown for reference only. Figure 8. External Static Memory Write, One Wait State Figure 9. External Static Memory Write, Two Wait States Figure 10. External Static Memory Read, One Wait State Figure 11. External Static Memory Read, nWAIT Active # **Synchronous Serial Port Waveform** Figure 12. Synchronous Serial Port Waveform # **DMA Controller Timing Diagrams** Figure 13 and Figure 14 show examples of DMA timing diagrams. • Figure 13 shows the timing for a peripheral-to-memory data transfer, where SoSize = DeSize and SoBurst = 4. Figure 14 shows the timing for a memory-to-peripheral data transfer, where SoSize = DeSize and SoBurst = 4. 47 Figure 13. Peripheral-to-Memory Data-Transfer Timing Figure 14. Memory-to-Peripheral Data-Transfer Timing # **Color LCD Controller Timing Waveforms** This section describes typical output waveform diagrams for the CLCDC and the Advanced LCD Interface. #### STN HORIZONTAL TIMING Figure 15 shows typical horizontal timing waveforms for STN panels. In this figure, the CLCDC Clock (an input to the CLCDC) is scaled within the CLCDC and used to produce the LCDDCLK output. Programmable registers in the CLCDC set the timings (in terms of LCDDCLK pulses) to produce the other signals that control an STN display. For example, Figure 15 shows that the duration of the LCDLP signal is controlled by Timing0:HSW (the HSW bit field in the Timing0 Register). Figure 15 also shows that the polarity of the LCDLP signal is set by Timing2:IHS. #### STN VERTICAL TIMING Figure 16 shows typical vertical timing waveforms for STN panels. #### **TFT HORIZONTAL TIMING** Figure 17 shows typical horizontal timing waveforms for TFT panels. #### **TFT VERTICAL TIMING** Figure 18 shows typical vertical timing waveforms for TFT panels. #### AD-TFT/HR-TFT HORIZONTAL TIMING WAVE-FORMS Figure 19 shows typical horizontal timing waveforms for AD-TFT and HR-TFT panels. The ALI adjusts the normal TFT timing to accommodate these panels. #### AD-TFT/HR-TFT VERTICAL TIMING WAVEFORMS Figure 20 shows typical vertical timing waveforms for AD-TFT and HR-TFT panels. The power sequencing and register information is the same as for TFT vertical timing. Figure 15. STN Horizontal Timing Diagram Figure 16. STN Vertical Timing Diagram 51 Figure 17. TFT Horizontal Timing Diagram Figure 18. TFT Vertical Timing Diagram Figure 19. AD-TFT, HR-TFT Horizontal Timing Diagram Figure 20. AD-TFT, HR-TFT Vertical Timing Diagram # SUGGESTED EXTERNAL COMPONENTS Figure 21 shows the suggested external components for the 32.768 kHz crystal circuit to be used with the NXP LH75401/LH75411. The NAND gate represents the logic inside the SoC. See the chart for crystal specifics. Figure 22 shows the suggested external components for the 14.7456 MHz crystal circuit to be used with the NXP LH75401/LH75411. The NAND gate represents the logic inside the SoC. See the chart for crystal specifics. Figure 21. Suggested External Components, 32.768 kHz Oscillator - 3. The values for C1 and C2 are dependent upon the cystal's specified load capacitance and PCB stray capacitance. - 4. R1 must be in the circuit. - 5. Ground connections should be short and return to the ground plane which is connected to the processor's core ground pins. 6. Tolerance for R1, C1, C2 is $\leq$ 5%. | PARAMETER | DESCRIPTION | |---------------------|----------------------------| | 14.7456 MHz Crystal | (AT-Cut) Parallel Mode | | Tolerance | ±50 ppm | | Stability | ±100 ppm | | Aging | ±5 ppm | | Load Capacitance | 18 pF | | ESR (MAX.) | 40 Ω | | Drive Level | 100 μW (MAX.) | | Recommended Part | MTRON SX2050 or equivalent | LH754xx-102 Figure 22. Suggested External Components, 14.7456 MHz Oscillator # **PACKAGE SPECIFICATIONS** LQFP144: plastic low profile quad flat package; 144 leads; body 20 x 20 x 1.4 mm SOT486-1 Figure 23. Package outline SOT486-1 (LQFP144) Figure 24. Recommended PCB Footprint # **REVISION HISTORY** Table 27. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |--------------------------------------------------|----------------|------------------------|---------------|----------------------------|--| | LH75401_411_N_2 | 20090319 | Product data sheet | - | LH75401_411_N_1 | | | Modifications: | Modifications: | | | | | | Changed document status to "Product data sheet". | | | | | | | LH75401_411_N_1 | 20070716 | Preliminary data sheet | - | LH754xx Data Sheet 5-10-07 | | # 1. Annex A - Legal information #### 1.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 1.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 1.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 1.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. # 2. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com