# BTS 6123P Smart High-Side Power Switch PROFET One Channel, $10\ m\Omega$ ## **Automotive Power** | 1 | Overview 1.1 Block Diagram 1.2 Terms | |---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Pin Configuration72.1 Pin Assignment BTS 6123P72.2 Pin Definitions and Functions7 | | 3 | Electrical Characteristics | | 4 | Block Description and Electrical Characteristics 10 4.1 Power Stages 10 4.1.1 Input Circuit 10 4.1.2 Output On-State Resistance 11 4.1.3 Output Inductive Clamp 12 4.1.4 Electrical Characteristics 15 4.2 Protection Functions 17 4.2.1 Over-Load Protection 17 4.2.2 Short circuit impedance 18 4.2.3 Reverse Polarity Protection - ReversaveTM 18 4.2.4 Over-Voltage Protection 20 4.2.5 Loss of Ground Protection 20 4.2.6 Loss of Vbb Protection 20 4.2.7 Electrical Characteristics 21 4.3 Diagnosis 23 4.3.1 Electrical Characteristics 26 | | 5 | Package Outlines BTS 6123P27 | | ĥ | Revision History | ## Smart High-Side Power Switch PROFET **BTS 6123P** ### **Product Summary** The BTS 6123P is a one channel high-side power switch in P-TO-220-7-230 package providing embedded protective functions including ReverSave TM. The power transistor is built by a N-channel vertical power MOSFET with charge pump. The design is based on Smart SIPMOS chip on chip technology. | Operating voltage | $V_{ m bb(on)}$ | 5.5 24 V | |---------------------------------------------|----------------------|----------| | Over-voltage protection | $V_{ON(CL)}$ | 39 V | | On-State resistance | $R_{DS(ON)}$ | 10 mΩ | | Load current (ISO) | $I_{L(ISO)}$ | 33 A | | Current limitation | $I_{L6(SC)}$ | 55 A | | Stand-by current for whole device with load | I <sub>bb(OFF)</sub> | 6 μΑ | #### **Basic Features** - Very low standby current - · Current controlled input pin - Improved electromagnetic compatibility (EMC) - Fast demagnetization of inductive loads | Туре | Ordering Code | Package | | | |-----------|---------------|----------------|--|--| | BTS 6123P | SP000092063 | P-TO-220-7-230 | | | Data Sheet 3 V1.0, 2005-12-15 #### **Protective Functions** - ReverSave<sup>TM</sup>, channel switches on in case of reverse polarity - Reverse battery protection without external components - Short circuit protection with latch - Over-load protection - Multi-step current limitation - Thermal shutdown with restart - Over-voltage protection (including load dump) - · Loss of ground protection - Loss of V<sub>bb</sub> protection (with external diode for charged inductive loads) - Electrostatic discharge protection (ESD) #### **Diagnostic Functions** - Proportional load current sense (with defined fault signal in case of overload operation, over temperature shutdown and/or short circuit shutdown) - Open load detection in ON-state by load current sense #### **Applications** - µC compatible high-side power switch with diagnostic feedback for 12 V grounded loads - All types of resistive, inductive and capacitive loads - Most suitable for loads with high inrush currents, so as lamps - Replaces electromechanical relays, fuses and discrete circuits Data Sheet 4 V1.0, 2005-12-15 **Overview** #### 1 Overview The BTS 6123P is a one channel high-side power switch (10 m $\Omega$ ) in P-TO-220-7-230 power package providing embedded protective functions including ReverSave<sup>TM</sup>. ReverSave<sup>TM</sup> is a protection feature that causes the power transistors to switch on in case of reverse polarity. As a result, the power dissipation is reduced. The BTS 6123P has a current controlled input and offers a diagnostic feedback with load current sense. The design is based on Smart SIPMOS chip on chip technology. ### 1.1 Block Diagram Figure 1 Block Diagram Data Sheet 5 V1.0, 2005-12-15 Overview ## 1.2 Terms Following figure shows all terms used in this data sheet. Figure 2 Terms **Pin Configuration** ## 2 Pin Configuration ## 2.1 Pin Assignment BTS 6123P Figure 3 Pin Configuration P-TO-220-7-230 #### 2.2 Pin Definitions and Functions | Pin | Symbol | I/O | Function | | | | |--------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | OUT | 0 | <b>Output;</b> output to the load; pin 1, 2, 6 and 7 must be externally shorted. 1) | | | | | 2 | OUT | 0 | <b>Output</b> ; output to the load; pin 1, 2, 6 and 7 must be externally shorted. 1) | | | | | 3 | IN | 1 | <b>Input</b> ; activates the power switch if shorted to ground. | | | | | 4, Tab | V <sub>bb</sub> | - | <b>Supply Voltage</b> ; positive power supply voltage; tab and pin 4 are internally shorted. | | | | | 5 | IS | 0 | Sense Output; Diagnostic feedback; provides at normal operation a sense current proportional to the load current; in case of overload, over temperature and/or short circuit a defined current is provided (see Table 1 "Truth Table" on Page 23). | | | | | 6 | OUT | 0 | <b>Output</b> ; output to the load; pin 1, 2, 6 and 7 must be externally shorted. <sup>1)</sup> | | | | | 7 | OUT | 0 | <b>Output;</b> output to the load; pin 1, 2, 6 and 7 must be externally shorted. <sup>1)</sup> | | | | Not shorting all outputs will considerably increase the on-state resistance, reduce the peak current capability, the clamping capability and decrease the current sense accuracy. #### **Electrical Characteristics** ## 3 Electrical Characteristics ## 3.1 Maximum Ratings Stresses above the ones listed here may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability. $T_i$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit ' | Values | Unit | Test | |---------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------|--------------|------|---------------------------------------------------------------| | | | | min. | max. | | Conditions | | Supply | Voltage | | | | | | | 3.1.1 | Supply voltage | V <sub>bb</sub> | -16 | 38 | V | - | | 3.1.2 | Supply voltage for full short circuit protection (single pulse) $(T_j = -40^{\circ}\text{C} 150^{\circ}\text{C})^{-1})$ | V <sub>bb(SC)</sub> | 0 | 24 | V | - | | 3.1.3 | Supply Voltage for Load Dump protection <sup>2)</sup> | $V_{ m bb(LD)}$ | - | 45 | V | $R_{\rm l}$ = 2 $\Omega$<br>$R_{\rm L}$ = 1.5 $\Omega$ | | Logic F | Pins | | | | | | | 3.1.4 | Voltage at input pin | $V_{b,IN}$ | -16 | 63 | V | - | | 3.1.5 | Current through input pin | $I_{IN}$ | -140 | 15 | mA | - | | 3.1.6 | Voltage at current sense pin | $V_{b,IS}$ | -16 | 56 | V | - | | 3.1.7 | Current through sense pin | $I_{IS}$ | -140 | 15 | mA | - | | 3.1.8 | Input voltage slew rate 3) | $\mathrm{d}V_{bIN}/\mathrm{d}t$ | -20 | 20 | V/µs | - | | Power | Stages | | | | | | | 3.1.9 | Load current <sup>4)</sup> | $I_{L}$ | - | $I_{Lx(SC)}$ | Α | - | | 3.1.10 | Maximum energy dissipation (single pulse) | $E_{AS}$ | - | 0.3 | J | $I_{L(0)} = 20 \text{ A}$<br>$T_{j(0)} = 150^{\circ}\text{C}$ | | 3.1.11 | Total power dissipation (DC) for whole device | P <sub>tot</sub> | - | 65 | W | $T_{\rm C}$ = 85 °C<br>$T_{\rm j} \le$ 150 °C | | Tempe | ratures | | | | | | | 3.1.12 | Junction temperature | $T_{\rm j}$ | -40 | 150 | °C | - | | 3.1.13 | Storage temperature | $T_{stg}$ | -55 | 150 | °C | - | Data Sheet 8 V1.0, 2005-12-15 #### **Electrical Characteristics** ## $T_i$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit ' | Values | Unit | Test<br>Conditions | | | | |--------|------------------------|-----------|---------|--------|------|---------------------------------------|--|--|--| | | | | min. | max. | | | | | | | ESD S | ESD Susceptibility | | | | | | | | | | 3.1.14 | ESD susceptibility HBM | $V_{ESD}$ | -3 | 3 | kV | according to<br>EIA/JESD<br>22-A 114B | | | | <sup>1)</sup> Short circuit is defined as a combination of remaining resistances and inductances. See Figure 13. Data Sheet 9 V1.0, 2005-12-15 <sup>&</sup>lt;sup>2)</sup> Load Dump is specified in ISO 7637, R<sub>I</sub> is the internal resistance of the Load Dump pulse generator Slew rate limitation can be achieved by means of using a series resistor for the small signal driver or in series in the input path. A series resistor R<sub>IN</sub> in the input path is also required for reverse operation at V<sub>bb</sub>≤-16V. See also Figure 14. <sup>&</sup>lt;sup>4)</sup> Current limitation is a protection feature. Operation in current limitation is considered as "outside" normal operating range. Protection features are not designed for continuous repetitive operation. **Power Stages** ## 4 Block Description and Electrical Characteristics ### 4.1 Power Stages The power stage is built by a N-channel vertical power MOSFET (DMOS) with charge pump. ### 4.1.1 Input Circuit **Figure 4** shows the input circuit of the BTS 6123P. The current source to $V_{bb}$ ensures that the device switches off in case of open input pin. The zener diode protects the input circuit against ESD pulses. Figure 4 Input Circuit A high signal at the required external small signal transistor pulls the input pin to ground. A logic supply current $I_{\text{IN}}$ is flowing and the power DMOS switches on with a dedicated slope, which is optimized in terms of EMC emission. Figure 5 Switching a Load (resistive) Data Sheet 10 V1.0, 2005-12-15 **Power Stages** ### 4.1.2 Output On-State Resistance The on-state resistance $R_{\rm DS(ON)}$ depends on the supply voltage as well as the junction temperature $T_{\rm j}$ . Figure 6 shows these dependencies for the typical on-state resistance. The on-state resistance in reverse polarity mode is described in **Section 4.2.3**. Figure 6 Typical On-State Resistance At small load currents the resistance is artificially increased to improve current sense accuracy. Therefore the forward voltage drop $V_{\rm ON}$ at small load currents is no more proportional to the load current $I_{\rm L}$ , but is controlled by an internal "two level controller" to remain clamped to a defined value $V_{\rm ON(NL).}$ Figure 7 shows the dependency for a typical device. Data Sheet 11 V1.0, 2005-12-15 **Power Stages** Figure 7 Typical Output Voltage Drop Limitation ### 4.1.3 Output Inductive Clamp When switching off inductive loads, the output voltage $V_{\text{OUT}}$ drops below ground potential due to the involved inductance ( $-di_1/dt = -v_1/L$ ; $-V_{\text{OUT}} \cong -V_1$ ). Figure 8 Output Clamp To prevent destruction of the device, there is a voltage clamp mechanism implemented that keeps the voltage drop across the device at a certain level ( $V_{\rm ON(CL)}$ ). See **Figure 8** and **Figure 9** for details. The maximum allowed load inductance is limited. **Power Stages** Figure 9 Switching an Inductance #### **Maximum Load Inductance** While de energizing inductive loads, energy has to be dissipated in the BTS 6123P. This energy can be calculated via the following equation: $$E = V_{\text{ON(CL)}} \cdot \left[ \frac{V_{\text{bb}} - \left| V_{\text{ON(CL)}} \right|}{R_{\text{L}}} \cdot \ln \left( 1 + \frac{R_{\text{L}} \cdot I_{\text{L}}}{\left| V_{\text{ON(CL)}} \right| - V_{\text{bb}}} \right) + I_{\text{L}} \right] \cdot \frac{L}{R_{\text{L}}}$$ In the event of de-energizing very low ohmic inductances ( $R_L \approx 0$ ) the following, simplified equation can be used: $$E = \frac{1}{2}LI_{L}^{2} \cdot \frac{|V_{ON(CL)}|}{|V_{ON(CL)}| - V_{bb}}$$ The energy, which is converted into heat, is limited by the thermal design of the component. For given starting currents the maximum allowed inductance is therefore limited. See **Figure 10** for the maximum allowed inductance at $V_{\rm bb}$ =12V. Data Sheet 13 V1.0, 2005-12-15 **Power Stages** Figure 10 Maximum load inductance for single pulse, $T_{\rm j,Start}$ = 150°C **Power Stages** ### 4.1.4 Electrical Characteristics $V_{ m bb}$ = 12 V, $T_{ m j}$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Lin | nit Val | ues | Unit | Test Conditions | |--------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---------------------|----------------------|------|-------------------------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Gener | al | | | | | | | | 4.1.1 | Operating voltage | $V_{bb}$ | 5.5 | - | 38 | V | $V_{\text{IN}} = 0 \text{ V}$<br>$T_{\text{j}} = -40150 ^{\circ}\text{C}$ | | 4.1.2 | Undervoltage<br>shutdown <sup>1)</sup> | $V_{bIN(u)}$ | - | 2.5 | 3.5 | V | - | | 4.1.3 | Undervoltage restart of charge pump | $V_{ m bb(ucp)}$ | - | 4 | 5.5 | V | - | | 4.1.4 | Operating current | $I_{IN}$ | - | 1.4 | 2.2 | mA | <i>T</i> <sub>j</sub> = -40150 °C | | 4.1.5 | Stand-by current $T_j$ = -40 °C, $T_j$ = 25 °C $T_j \le$ 120 °C <sup>1)</sup> $T_j$ = 150 °C | $I_{\rm bb(OFF)}$ | -<br>-<br>- | 3<br>4<br>10 | 6<br>8<br>18 | μΑ | <i>I</i> <sub>IN</sub> = 0 A | | Input | characteristics | | | | | | | | 4.1.6 | Input current for on | $I_{IN(on)}$ | - | 1.4 | 2.2 | mA | $V_{\text{bIN}} \ge V_{\text{bb(ucp)}} - V_{\text{IN}},$<br>$T_{\text{j}} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.1.7 | Input current for off | $I_{IN(off)}$ | - | - | 30 | μΑ | T <sub>j</sub> = -40 150 °C | | Outpu | t characteristics | | | | | | | | 4.1.8 | On-state resistance $T_{\rm j}$ =25°C $T_{\rm j}$ =150°C $V_{\rm bb}$ =5.5V, $T_{\rm j}$ =150°C $V_{\rm bb}$ =5.5V, $T_{\rm j}$ =150°C | $R_{DS(ON)}$ | -<br>-<br>- | 8<br>14<br>10<br>18 | 10<br>18<br>14<br>24 | mΩ | $V_{\rm IN}$ =0V, $I_{\rm L}$ =10A, (Tab to pin 1, 2, 6 and 7) | | 4.1.9 | Output voltage drop limitation at small load currents | V <sub>ON(NL)</sub> | - | 30 | 60 | mV | <i>T</i> <sub>j</sub> = -40150 °C | | 4.1.10 | ISO load current <sup>2)</sup> (Tab to pin 1, 2, 6 & 7) | $I_{L(ISO)}$ | 33 | 45 | - | Α | $T_{\rm c}$ = 85 °C<br>$V_{\rm ON}$ $\leq$ 0.5 V,<br>$T_{\rm j}$ $\leq$ 150 °C | | 4.1.11 | Output clamp | $V_{ON(CL)}$ | 39 | 42 | - | V | $I_{L}$ = 40 mA | Data Sheet 15 V1.0, 2005-12-15 **Power Stages** $V_{\rm bb}$ = 12 V, $T_{\rm i}$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | |--------|-----------------------------------------------------------------------------------------------|---------------------|--------------|------|------|------|-------------------------------------------------------------------| | | | | min. | typ. | max. | | | | 4.1.12 | Inverse current output voltage drop <sup>1) 3)</sup> (Tab to pin 1, 2, 6 & 7) | $-V_{ m ON(inv)}$ | | | | mV | $I_{L}$ = -10 A,<br>$R_{IS}$ = 1 k $\Omega$ | | | $T_{\rm i} = 25 ^{\circ}\text{C}$ | | _ | 950 | _ | | | | | $T_{\rm j} = 150 {}^{\circ}{\rm C}$ | | - | 750 | - | | | | Timing | js | | | | | | | | 4.1.13 | Turn-on time to 90% V <sub>bb</sub> | t <sub>ON</sub> | - | 300 | 600 | μs | $R_{L} = 2.2 \Omega,$<br>$T_{j} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.1.14 | Turn-off time to 10% V <sub>bb</sub> | t <sub>OFF</sub> | - | 300 | 600 | μs | $R_{L} = 2.2 \Omega,$<br>$T_{j} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.1.15 | Turn-on delay after inverse operation $^{1)}$ $V_{\rm IN(inv)} = V_{\rm IN(fwd)} = 0 \ \rm V$ | t <sub>d(inv)</sub> | - | 1 | - | ms | $V_{\rm bb} > V_{\rm OUT}$ | | 4.1.16 | Slew rate On<br>25% to 50% V <sub>bb</sub> | $dV/dt_{ON}$ | - | 0.2 | 0.35 | V/µs | $R_{L} = 2.2 \Omega,$<br>$T_{j} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.1.17 | Slew rate Off<br>50% to 25% V <sub>bb</sub> | $-dV/$ $dt_{OFF}$ | - | 0.2 | 0.5 | V/µs | $R_{L} = 2.2 \Omega,$<br>$T_{j} = -40 \dots 150 ^{\circ}\text{C}$ | | Therm | al Resistance | | | | | | | | 4.1.18 | Junction to case 1) | $R_{thjc}$ | - | 0.8 | 1 | K/W | - | | 4.1.19 | Junction to ambient <sup>1)</sup> free air | $R_{\rm thja}$ | - | 80 | _ | K/W | - | <sup>1)</sup> Not subject to production test, specified by design Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing. Data Sheet 16 V1.0, 2005-12-15 $<sup>^{2)}</sup>$ Not subject to production test, parameters are calculated from $R_{DS(ON)}$ and $R_{th}$ Permanent Inverse operation results eventually in a current flow via the intrinsic diode of the power DMOS. In this case the device switches on with a time delay $t_{d(inv)}$ after the transition from inverse to forward mode. A sense current $I_{IS(fault)}$ can be provided by the pin IS until standard forward operation is reached. **Protection Functions** #### 4.2 Protection Functions The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are neither designed for continuous nor repetitive operation. #### 4.2.1 Over-Load Protection The load current $I_{\rm L}$ is limited by the device itself in case of over-load or short circuit to ground. There are multiple steps of current limitation $I_{\rm Lx(SC)}$ which are selected automatically depending on the voltage drop $V_{\rm ON}$ across the power DMOS. Please note that the voltage at the OUT pin is $V_{\rm bb}$ - $V_{\rm ON}$ . Figure 11 shows the dependency for a typical device. Figure 11 Typical Current Limitation Depending on the severity of the short condition as well as on the battery voltage the resulting voltage drop across the device varies. Whenever the resulting voltage drop $V_{\rm ON}$ exceeds the short circuit detection threshold $V_{\rm ON(SC)}$ , the device will switch off immediately and latch until being reset via the input. The $V_{\rm ON(SC)}$ detection functionality is activated, when $V_{\rm bIN}>10{\rm V}$ typ. and the blanking time $t_{\rm d(SC1)}$ passed by after switch on. In the event that either the short circuit detection via $V_{\rm ON(SC)}$ is not activated or that the on chip temperature sensor senses over-temperature before the blanking time $t_{\rm d(SC1)}$ passed by, the device switches off resulting from over-temperature detection. After cooling down with thermal hysteresis, the devices switches on again. Please refer to Figure 12 for details. Data Sheet 17 V1.0, 2005-12-15 #### **Protection Functions** Figure 12 Overload Behavior #### 4.2.2 Short circuit impedance The capability to handle single short circuit events depends on the battery voltage as well as on the primary and secondary short impedance. **Figure 13** outlines allowable combinations for a single short circuit event of maximum, secondary inductance for given secondary resistance. Figure 13 Short circuit ## 4.2.3 Reverse Polarity Protection - Reversave<sup>TM</sup> The device can not block a current flow in reverse battery condition. In order to minimize power dissipation, the device offers Reversave<sup>TM</sup> functionality. In reverse polarity condition the channel will be switched on provided a sufficient gate to source voltage is generated $V_{GS} \approx V_{Rbb}$ . Please refer to **Figure 14** for details. Data Sheet 18 V1.0, 2005-12-15 #### **Protection Functions** Figure 14 Reverse battery protection Additional power is dissipated by the integrated $R_{\rm bb}$ resistor. Use following formula for estimation of overall power dissipation $P_{\rm diss(rev)}$ in reverse polarity mode. $$P_{\text{diss(rev)}} \approx R_{\text{ON(rev)}} \cdot I_{\text{L}}^2 + R_{\text{bb}} \cdot I_{\text{Rbb}}^2$$ For reverse battery voltages up to $V_{\rm bb}$ <16V the pin IN or the pin IS should be low ohmic connected to signal ground. This can be achieved e.g. by using a small signal diode D in parallel to the input switch or by using a small signal MOSFET driver. For reverse battery voltages higher then $V_{\rm bb}$ >16V an additional resistor $R_{\rm IN}$ is recommended. For reverse battery voltages higher then $V_{\rm bb}$ >16 the overall current through $R_{\rm bb}$ should be about 80mA. $$\frac{1}{R_{IN}} + \frac{1}{R_{bb}} = \frac{0.08A}{|V_{bb}| - 12V}$$ Note: No protection mechanism is active during reverse polarity. The IC logic is not functional. Data Sheet 19 V1.0, 2005-12-15 **Protection Functions** #### 4.2.4 Over-Voltage Protection Beside the output clamp for the power stage as described in **Section 4.1.3** there is a clamp mechanism implemented for all logic pins. See **Figure 15** for details. Figure 15 Over-Voltage Protection #### 4.2.5 Loss of Ground Protection In case of complete loss of the device ground connections the BTS 6123P securely changes to or remains in off state. ## 4.2.6 Loss of $V_{\rm bb}$ Protection In case of complete loss of $V_{\rm bb}$ the BTS 6123P remains in off state. In case of loss of $V_{bb}$ connection with charged inductive loads a current path with load current capability has to be provided, to demagnetize the charged inductances. It is recommended to use a diode, a Z-diode, or a varistor ( $V_{ZL}+V_D<39~V~or~V_{Zb}+V_D<16~V~of~R_{IN}=0$ ). For higher clamp voltages currents through IN and IS have to be limited to 120 mA. Please refer to **Figure 16** for details. Figure 16 Loss of $V_{\rm bb}$ Data Sheet 20 V1.0, 2005-12-15 ### **Protection Functions** ## 4.2.7 Electrical Characteristics $V_{\rm bb}$ = 12 V, $T_{\rm j}$ = +25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | Unit | <b>Test Conditions</b> | | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|-------------------|---------------|------------------------|-----------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Over-l | Load Protection | | | | | | | | 4.2.1 | Load current limitation <sup>1) 2)</sup> $T_{j} = -40 ^{\circ}\text{C}$ $T_{j} = +25 ^{\circ}\text{C}$ $T_{j} = +150 ^{\circ}\text{C}$ | I <sub>L6(SC)</sub> | -<br>-<br>55 | 130<br>130<br>100 | 170<br>-<br>- | A | $V_{\rm ON}$ = 6 V,<br>(Tab to pin 1, 2, 6 and 7) | | 4.2.2 | Load current limitation $^{2)}$ $T_{\rm j} = -40~{\rm ^{\circ}C}$ $T_{\rm j} = +25~{\rm ^{\circ}C}$ $T_{\rm j} = +150~{\rm ^{\circ}C}$ | I <sub>L12(SC)</sub> | -<br>-<br>50 | 100<br>100<br>85 | 140<br>-<br>- | A | $V_{\rm ON}$ = 12 V,<br>$t_{\rm m}$ = 170 µs,<br>(Tab to pin 1, 2, 6<br>and 7) | | 4.2.3 | Load current limitation <sup>1) 2)</sup> $T_{\rm j} = -40 ^{\circ}{\rm C}$ $T_{\rm j} = +25 ^{\circ}{\rm C}$ $T_{\rm j} = +150 ^{\circ}{\rm C}$ | I <sub>L18(SC)</sub> | -<br>-<br>40 | 70<br>70<br>70 | 100 | A | $V_{\rm ON}$ = 18 V,<br>(Tab to pin 1, 2, 6 and 7) | | 4.2.4 | Load current limitation $^{2)}$ $T_{\rm j}$ = -40 $^{\circ}$ C $T_{\rm j}$ = +25 $^{\circ}$ C $T_{\rm j}$ = +150 $^{\circ}$ C | I <sub>L24(SC)</sub> | | 45<br>45<br>45 | -<br>- | A | $V_{\rm ON}$ = 24 V,<br>$t_{\rm m}$ = 170 µs,<br>(Tab to pin 1, 2, 6<br>and 7) | | 4.2.5 | Load current limitation <sup>1) 2)</sup> $T_{j} = -40 ^{\circ}\text{C}$ $T_{j} = +25 ^{\circ}\text{C}$ $T_{j} = +150 ^{\circ}\text{C}$ | I <sub>L30(SC)</sub> | -<br>-<br>- | 25<br>25<br>25 | -<br>-<br>- | A | $V_{\rm ON}$ = 30 V,<br>(Tab to pin 1, 2, 6 and 7) | | 4.2.6 | Short circuit shutdown detection voltage 1) | $V_{ON(SC)}$ | 2.5 | 3.5 | 4.5 | V | $V_{\text{bIN}}$ > 10 V typ. | | 4.2.7 | Short circuit shutdown delay after input current pos. slope <sup>3)</sup> | t <sub>d(SC1)</sub> | 200 | 650 | 1200 | μs | $V_{\text{ON}} > V_{\text{ON(SC)}},$<br>$T_{\text{j}} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.2.8 | Thermal shut down temperature | $T_{j(SC)}$ | 150 | 165<br>1) | - | °C | - | | 4.2.9 | Thermal hysteresis 1) | $\Delta T_{\rm j}$ | - | 10 | - | K | - | Data Sheet 21 V1.0, 2005-12-15 #### **Protection Functions** $V_{\rm bb}$ = 12 V, $T_{\rm j}$ = +25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|----------------------|----------------------|------|---------------------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Rever | se Battery | | | | | | - | | 4.2.10 | On-State resistance in case of reverse polarity $V_{\rm bb}$ =-8V, $T_{\rm j}$ =25°C <sup>1)</sup> $V_{\rm bb}$ =-8V, $T_{\rm j}$ =150°C <sup>1)</sup> $V_{\rm bb}$ =-12V, $T_{\rm j}$ =150°C | R <sub>ON(rev)</sub> | -<br>-<br>- | 9.5<br>16<br>9<br>15 | 13<br>22<br>12<br>20 | mΩ | $V_{\rm IN}$ = 0,<br>$I_{\rm L}$ = -10A,<br>$R_{\rm IS}$ = 1 k $\Omega$ ,<br>(pin 1, 2, 6 and 7 to TAB) | | 4.2.11 | Integrated resistor in $V_{ m bb}$ line | $R_{bb}$ | - | 100 | 150 | Ω | - | | Over-\ | /oltage | | | | | | | | 4.2.12 | Over-voltage protection | $V_{Z}$ | | | | V | $I_{bb}$ = 15 mA,<br>$T_{j}$ = -40 150 °C | | | Input pin | $V_{Z,IN}$ | 63 | 67 | - | V | | | | Sense pin | $V_{Z,IS}$ | 56 | 61 | - | V | | <sup>1)</sup> Not subject to production test, specified by design Data Sheet 22 V1.0, 2005-12-15 <sup>&</sup>lt;sup>2)</sup> Short circuit current limit for max. duration of $t_{d(SC1)}$ , prior to shutdown, see also **Figure 12**. $<sup>^{3)}\,\,</sup>$ min. value valid only if input "off-signal" time exceeds 30 $\mu s$ **Diagnosis** ### 4.3 Diagnosis For diagnosis purpose, the BTS 6123P provides an IntelliSense signal at the pin IS. The pin IS provides during normal operation a sense current, which is proportional to the load current as long as $V_{\rm b,IS}$ >5V. The ratio of the output current is defined as $k_{\rm ILIS}$ = $I_{\rm L}/I_{\rm IS}$ . During switch-on no current is provided, until the forward voltage drops below $V_{\rm ON}$ <1V typ. The output sense current is limited to $I_{\rm IS,lim}$ . The pin IS provides in case of any fault conditions a defined fault current $I_{\text{IS(fault)}}$ . Fault conditions are over-current ( $V_{\text{ON}}$ >1V typ.), current limit or over-temperature switch off. The pin IS provides no current during open load in ON, de-energisation of inductive loads and inverse current mode. Figure 17 Block Diagram: Diagnosis Table 1 Truth Table | Parameter | Input Current<br>Level | Output Level | Current Sense I <sub>IS</sub> | |------------------------------|------------------------------------|----------------------|-----------------------------------------------------------------------------------------------| | Normal operation | L <sup>1)</sup><br>H <sup>1)</sup> | L<br>H | $\approx 0 \; (I_{\rm IS(LL)})$ nominal | | Overload | L<br>H | L<br>H | $pprox 0 (I_{\text{IS(LL)}})$ $I_{\text{IS,fault}}$ | | Short circuit to GND | L<br>H | L<br>L | $pprox 0 (I_{\text{IS}(LL)})$ $I_{\text{IS,fault}}$ | | Overtemperature | L<br>H | L<br>L | $pprox 0 (I_{\text{IS}(LL)})$ $I_{\text{IS},\text{fault}}$ | | Short circuit to $V_{ m bb}$ | L<br>H | H<br>H | $\approx 0 (I_{\rm IS(LL)})$<br>< nominal <sup>2</sup> ) | | Open load | L<br>H | Z <sup>1)</sup><br>H | $\begin{array}{l} \approx 0 \; (I_{\rm IS(LL)}) \\ \approx 0 \; (I_{\rm IS(LH)}) \end{array}$ | Data Sheet 23 V1.0, 2005-12-15 **Diagnosis** The accuracy of the provided current sense ratio ( $k_{\rm ILIS} = I_{\rm L} / I_{\rm IS}$ ) depends on the load current. Please refer to **Figure 18** for details. A typical resistor $R_{\rm IS}$ of 1 k $\Omega$ is recommended. Figure 18 Current sense ratio $k_{\rm ILIS}^{(1)}$ Details about timings between the diagnosis signal $I_{IS}$ , the forward voltage drop $V_{ON}$ and the load current $I_{I}$ in ON-state can be found in **Figure 19**. Note: During operation at low load current and at activated forward voltage drop limitation the "two level control" of $V_{ON(NL)}$ can cause a sense current ripple synchronous to the "two level control" of $V_{ON(NL)}$ . The ripple frequency increases at reduced load currents. Data Sheet 24 V1.0, 2005-12-15 <sup>1)</sup> H = "High" Level, L = "Low" Level, Z = high impedance, potential depends on external circuit Low ohmic short to $V_{\rm bb}$ may reduce the output current $I_{\rm L}$ and therefore also the sense current $I_{\rm IS}$ . The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in **Section 4.3.1** (Position **4.3.1**). **Diagnosis** Figure 19 Timing of Diagnosis Signal in ON-state **Diagnosis** ## 4.3.1 Electrical Characteristics $V_{ m bb}$ = 12 V, $T_{ m j}$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | |-------|----------------------------------------------------------------------------------|---------------------------|---------------|----------------------|------------------|------|----------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Load | Current Sense | | | | | | | | 4.3.1 | Current sense ratio, static on-condition | k <sub>ILIS</sub> | - | 12.5 | - | k | $V_{\text{IN}} = 0 \text{ V},$<br>$I_{\text{IS}} < I_{\text{IS,lim}}$ | | | I <sub>L</sub> =35A<br>I <sub>L</sub> =10A<br>I <sub>L</sub> =1A | | 10<br>10<br>5 | 12.5<br>12.5<br>12.5 | 16<br>16.5<br>35 | | <i>T</i> <sub>j</sub> = -40150 °C | | | $I_{\text{IN}}$ = 0 (e.g. during de energizing of inductive loads) <sup>1)</sup> | | ( | disable | d | - | - | | 4.3.2 | Sense saturation current <sup>1)</sup> | $I_{IS(lim)}$ | 2.5 | 6 | 10 | mA | $V_{\text{ON}} < 1 \text{ V, typ.}$<br>$T_{\text{j}} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.3.3 | Sense current under fault conditions | $I_{IS(fault)}$ | 2.5 | 6 | 10 | mA | $V_{\text{ON}} > 1 \text{ V, typ.}$<br>$T_{\text{j}} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.3.4 | Current sense leakage current | $I_{IS(LL)}$ | _ | 0.1 | 0.5 | μΑ | $I_{IN} = 0$ | | 4.3.5 | Current sense offset current | $I_{IS(LH)}$ | _ | 0.1 | 1 | μΑ | $V_{IN} = 0, I_{L} \le 0$ | | 4.3.6 | Minimum load current for sense functionality | $I_{L(MIN)}$ | 1 | _ | _ | A | $V_{\text{IN}} = 0,$<br>$T_{\text{j}} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.3.7 | Current sense settling time to 90% $I_{\rm IS\_stat.}^{1)}$ | t <sub>son(IS)</sub> | _ | 350 | 700 | μs | $I_{L} = 0$ 20 A<br>$T_{j} = -40 \dots 150 ^{\circ}\text{C}$ | | 4.3.8 | Current sense settling time to 90% $I_{\rm IS\_stat.}^{1)}$ | t <sub>slc(IS)</sub> | _ | 50 | 100 | μs | $I_{L} = 10 20 \text{ A}$<br>$T_{j} = -40 150 ^{\circ}\text{C}$ | | 4.3.9 | Fault-Sense signal delay after input current positive slope | t <sub>delay(fault)</sub> | 200 | 650 | 1200 | μs | $V_{\text{ON}} > 1 \text{ V, typ.}$<br>$T_{\text{j}} = -40 \dots 150 ^{\circ}\text{C}$ | <sup>1)</sup> Not subject to production test, specified by design #### Package Outlines BTS 6123P ## 5 Package Outlines BTS 6123P You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. Dimensions in mm Data Sheet 27 V1.0, 2005-12-15 **Revision History** ## **6** Revision History | Version | Date | Changes | |---------|----------|-------------------------------| | V1.0 | 05-12-15 | initial version of Data Sheet | Data Sheet 28 V1.0, 2005-12-15 Edition 2005-12-15 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 12/16/05. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide. #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Data Sheet 29 V1.0, 2005-12-15